1GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM
Features
DDR3 SDRAM UDIMM
MT9JSF12872A – 1GB
For component data sheets, refer to Micron’s Web site:
www.micron.com
Features
• DDR3 functionality and operations supported as
defined in the component data sheet
• 240-pin, unbuffered dual in-line memory module
(UDIMM)
• Fast data transfer rates: PC3-12800, PC3-10600,
PC3-8500, or PC3-6400
• 1GB (128 Meg x 72)
• Vdd = 1.5V ±0.075V
• Vddspd = +3.0V to +3.6V
• Supports ECC error detection and correction
• Nominal and dynamic on-die termination (ODT) for
data, strobe, and mask signals
• Single rank
• On-board I
2
C temperature sensor with integrated
serial presence-detect (SPD) EEPROM
• Fixed burst chop (BC) of 4 and burst length (BL) of 8
via the mode register set (MRS)
• Selectable BC4 or BL8 on-the-fly (OTF)
• Gold edge contacts
• Halogen-free
• Fly-by topology
• Terminated control, command, and address bus
Figure 1:
240-Pin UDIMM (MO-269 R/C D)
PCB height: 30.0mm (1.181in)
Options
Marking
• Operating temperature
1
–
Commercial (0°C
≤
T
A
≤
+70°C)
None
–
Industrial (–40°C
≤
T
A
≤
+85°C)
I
• Package
–
240-pin DIMM (halogen-free)
Z
• Frequency/CAS latency
–
1.25ns @ CL = 11 (DDR3-1600)
-1G6
–
1.5ns @ CL = 9 (DDR3-1333)
-1G4
2
–
1.5ns @ CL = 10 (DDR3-1333)
-1G3
–
1.87ns @ CL = 7 (DDR3-1066)
-1G1
2
–
1.87ns @ CL = 8 (DDR3-1066)
-1G0
2
–
2.5ns @ CL = 5 (DDR3-800)
-80C
2
–
2.5ns @ CL = 6 (DDR3-800)
-80B
Notes: 1. Contact Micron for industrial temperature
module offerings.
2. Not recommended for new designs.
Table 1:
Speed
Grade
-1G6
-1G4
-1G3
-1G1
-1G0
-80C
-80B
Key Timing Parameters
Data Rate (MT/s)
Industry
Nomenclature
PC3-12800
PC3-10600
PC3-10600
PC3-8500
PC3-8500
PC3-6400
PC3-6400
CL =11 CL = 10
1600
–
–
–
–
–
–
1333
1333
1333
–
–
–
–
CL = 9
–
1333
–
–
–
–
–
CL = 8
1066
1066
1066
1066
1066
–
–
CL = 7
–
1066
–
1066
–
–
–
CL = 6
800
800
800
800
800
800
800
CL = 5
–
–
–
–
–
800
–
t
RCD
(ns)
13.5
15
RP
(ns)
13.75
13.5
15
13.125
15
12.5
15
t
RC
(ns)
48.75
49.5
51
50.625
52.5
50
52.5
t
13.75
13.125
15
12.5
15
PDF: 09005aef8360c8e6/Source: 09005aef8360c857
JSF9C128x72AZ.fm - Rev. A 10/08 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2008 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
1GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM
Features
Table 2:
Parameter
Refresh count
Row address
Device bank address
Device configuration
Column address
Module rank address
Addressing
1GB
8K
16K (A[13:0])
8 (BA[2:0])
1Gb (128 Meg x 8)
1K (A[9:0])
1 (S0#)
Table 3:
Part Numbers and Timing Parameters – 1GB Modules
Base device: MT41J128M8,
1
1Gb DDR3 SDRAM
Part Number
2
Module
Density
1GB
1GB
1GB
1GB
1GB
1GB
1GB
Configuration
128 Meg x 72
128 Meg x 72
128 Meg x 72
128 Meg x 72
128 Meg x 72
128 Meg x 72
128 Meg x 72
Module
Bandwidth
12.8 GB/s
10.6 GB/s
10.6 GB/s
8.5 GB/s
8.5 GB/s
6.4 GB/s
6.4 GB/s
Memory Clock/
Data Rate
1.25ns/1600 MT/s
1.5ns/1333 MT/s
1.5ns/1333 MT/s
1.87ns/1066 MT/s
1.87ns/1066 MT/s
2.5ns/800 MT/s
2.5ns/800 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
11-11-11
9-9-9
10-10-10
7-7-7
8-8-8
5-5-5
6-6-6
MT9JSF12872A(I)Y-1G6__
MT9JSF12872A(I)Y-1G4__
MT9JSF12872A(I)Y-1G3__
MT9JSF12872A(I)Y-1G1__
MT9JSF12872A(I)Y-1G0__
MT9JSF12872A(I)Y-80C__
MT9JSF12872A(I)Y-80B__
Notes:
1. The data sheet for the base device can be found on Micron’s Web site.
2. All part numbers end with a two-place code (not shown) that designates component and
PCB revisions. Consult factory for current revision codes.
Example: MT9JSF12872AY-1G1D1.
PDF: 09005aef8360c8e6/Source: 09005aef8360c857
JSF9C128x72AZ.fm - Rev. A 10/08 EN
2
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2008 Micron Technology, Inc. All rights reserved
1GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM
Pin Assignments and Descriptions
Pin Assignments and Descriptions
Table 4:
Pin Assignments
240-Pin DDR3 UDIMM Front
240-Pin DDR3 UDIMM Back
Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VrefDQ
Vss
DQ0
DQ1
Vss
DQS0#
DQS0
Vss
DQ2
DQ3
Vss
DQ8
DQ9
Vss
DQS1#
DQS1
Vss
DQ10
DQ11
Vss
DQ16
DQ17
Vss
DQS2#
DQS2
Vss
DQ18
DQ19
Vss
DQ24
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
DQ25
Vss
DQS3#
DQS3
Vss
DQ26
DQ27
Vss
CB0
CB1
Vss
DQS8#
DQS8
Vss
CB2
CB3
Vss
NC
NC
CKE0
Vdd
BA2
NC
Vdd
A11
A7
Vdd
A5
A4
Vdd
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
A2
Vdd
NC
NC
Vdd
Vdd
VrefCA
NC
Vdd
A10
BA0
Vdd
WE#
CAS#
Vdd
NC
NC
Vdd
NC
Vss
DQ32
DQ33
Vss
DQS4#
DQS4
Vss
DQ34
DQ35
Vss
DQ40
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
DQ41
Vss
DQS5#
DQS5
Vss
DQ42
DQ43
Vss
DQ48
DQ49
Vss
DQS6#
DQS6
Vss
DQ50
DQ51
Vss
DQ56
DQ57
Vss
DQS7#
DQS7
Vss
DQ58
DQ59
Vss
SA0
SCL
SA2
V
TT
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
Vss
DQ4
DQ5
Vss
DM0
NC
Vss
DQ6
DQ7
Vss
DQ12
DQ13
Vss
DM1
NC
Vss
DQ14
DQ15
Vss
DQ20
DQ21
V
SS
DM2
NC
Vss
DQ22
DQ23
Vss
DQ28
DQ29
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
Vss
DM3
NC
Vss
DQ30
DQ31
Vss
CB4
CB5
Vss
DM8
NC
Vss
CB6
CB7
Vss
NC
RESET#
NC
Vdd
NF
NF
Vdd
A12
A9
Vdd
A8
A6
Vdd
A3
181
182
183
184
185
186
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
A1
Vdd
Vdd
CK0
CK0#
Vdd
A0
Vdd
BA1
Vdd
RAS#
S0#
Vdd
ODT0
A13
Vdd
NC
Vss
DQ36
DQ37
Vss
DM4
NC
Vss
DQ38
DQ39
Vss
DQ44
DQ45
211
212
213
214
215
216
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
Vss
DM5
NC
Vss
DQ46
DQ47
Vss
DQ52
DQ53
Vss
DM6
NC
Vss
DQ54
DQ55
Vss
DQ60
DQ61
Vss
DM7
NC
Vss
DQ62
DQ63
Vss
Vddspd
SA1
SDA
Vss
Vtt
187 EVENT# 217
PDF: 09005aef8360c8e6/Source: 09005aef8360c857
JSF9C128x72AZ.fm - Rev. A 10/08 EN
3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2008 Micron Technology, Inc. All rights reserved
1GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM
Pin Assignments and Descriptions
Table 5:
Symbol
A[13:0]
Pin Descriptions
Type
Input
Description
Address inputs:
Provide the row address for ACTIVATE commands, and the column
address and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 is sampled during a PRECHARGE
command to determine whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BA[2:0]) or all banks (A10 HIGH). If only one bank is to be precharged, the
bank is selected by BA. A12 is also used for BC4/BL8 identification as “BL on-the-fly”
during CAS commands. The address inputs also provide the op-code during the mode
register command set
.
A[13:0] address the 1Gb DDR3 devices.
Bank address inputs:
BA[2:0] define the device bank to which an ACTIVATE, READ,
WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register
(MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command.
Clock:
CK and CK# are differential clock inputs. All control, command, and address input
signals are sampled on the crossing of the positive edge of CK and the negative edge of
CK#.
Clock enable:
CKE enables (registered HIGH) and disables (registered LOW) internal
circuitry and clocks on the DRAM.
Input data mask:
DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH, along with the input data, during a write access. DM is sampled on
both edges of the DQS. Although the DM pins are input-only, the DM loading is
designed to match that of the DQ and DQS pins.
On-die termination:
ODT enables (registered HIGH) and disables (registered LOW)
termination resistance internal to the DRAM. When enabled in normal operation, ODT is
only applied to the following pins: DQ, DQS, DQS#, and DM. The ODT input will be
ignored if disabled via the LOAD MODE command.
Command inputs:
RAS#, CAS#, and WE# (along with S#) define the command being
entered.
Reset:
RESET# is an active LOW CMOS input referenced to V
SS
. The RESET# input receiver
is a CMOS input defined as a rail-to-rail signal with DC HIGH
≥
0.8 × Vdd and DC LOW
≤
0.2 × Vdd. RESET# assertion and deassertion are asynchronous.
Chip select:
S# enables (registered LOW) and disables (registered HIGH) the command
decoder.
Serial address inputs:
These pins are used to configure the temperature sensor/SPD
EEPROM address range on the I
2
C bus.
Serial clock for temperature sensor/SPD EEPROM:
SCL is used to synchronize the
communication to and from the temperature sensor/SPD EEPROM.
Check bits:
Data used for ECC.
Data input/output:
Bidirectional data bus.
Data strobe:
DQS and DQS# are differential data strobes. Output with read data. Edge-
aligned with read data. Input with write data. Center-aligned with write data.
Serial data:
SDA is a bidirectional pin used to transfer addresses and data into and out
of the temperature sensor/SPD EEPROM on the module on the I
2
C bus.
BA[2:0]
Input
CK0, CK0#
Input
CKE0
DM[8:0]
Input
Input
ODT0
Input
RAS#, CAS#, WE#
RESET#
Input
Input
(LVCMOS)
Input
Input
Input
I/O
I/O
I/O
I/O
S0#
SA[2:0]
SCL
CB[7:0]
DQ[63:0]
DQS[8:0],
DQS#[8:0]
SDA
EVENT#
Vdd
Vddspd
VrefCA
VrefDQ
Vss
Output
Temperature event:
The EVENT# pin is asserted by the temperature sensor when
(open drain) critical temperature thresholds have been exceeded.
Supply
Supply
Supply
Supply
Supply
Power supply:
1.5V ±0.075V. The component Vdd and VddQ are connected to the
module V
DD
.
Temperature sensor/SPD EEPROM power supply:
+3.0V to +3.6V.
Reference voltage:
Control, command, and address (Vdd/2).
Reference voltage:
DQ, DM (Vdd/2).
Ground.
PDF: 09005aef8360c8e6/Source: 09005aef8360c857
JSF9C128x72AZ.fm - Rev. A 10/08 EN
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2008 Micron Technology, Inc. All rights reserved
1GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM
Pin Assignments and Descriptions
Table 5:
Symbol
Vtt
NC
NF
Pin Descriptions (continued)
Type
Supply
–
–
Description
Termination voltage:
Used for control, command, and address (Vdd/2).
No connect:
These pins are not connected on the module.
No function:
Connected within the module, but provides no functionality.
PDF: 09005aef8360c8e6/Source: 09005aef8360c857
JSF9C128x72AZ.fm - Rev. A 10/08 EN
5
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2008 Micron Technology, Inc. All rights reserved