电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550AJ100M000DG

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-1
产品类别无源元件   
文件大小458KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

550AJ100M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
550AJ100M000DG - - 点击查看 点击购买

550AJ100M000DG概述

VCXO; DIFF/SE; SINGLE FREQ; 10-1

550AJ100M000DG规格参数

参数名称属性值
类型VCXO
频率100MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±20ppm
绝对牵引范围(APR)±130ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)130mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1 . 4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si550
如何去掉背景声音?
怎么样才可以将这个叮咚叮咚的声音关掉呀?大晚上的超领居休息呀!!!!...
anghost 模拟电子
【TI文献】DLP案例评估-Classromm 3D案例研究
DLP案例评估-Classromm 3D案例研究,欢迎大家下载!:) 88413...
maylove 模拟与混合信号
IAR5.30使用J-LINK下载程序时的怪问题
一直以来有这个问题..今天突然想问一下.. 现在使用的UCOS+UCGUI的程序编译大概有250K. 忘了从什么时候起, 就不能直接用IAR的J-LINK直接下载程序了. 需要先用J-FLASH擦除.断电.再用IAR下 ......
汪骏 stm32/stm8
关于RC522如何编程的问题!
最近在做有关RF522的项目,在网上找了有关RC522的程序,现在也能正常通信了,但有些问题一直弄不明白,比如说RC522与M1卡通信,它们是如何通信的,按什么样的数据格式通信?当RC522发一个读命令 ......
iirqc 无线连接
【RPi PICO】呼吸灯
RPi PICO大部分引脚都支持PWM,可以很方便的实现呼吸灯效果。 from machine import Pin, Timer, PWM LED = PWM(Pin(25)) n = 0 def breathing(t): global n LED ......
dcexpert MicroPython开源版块
PCB阻抗设计
1、3种常用半固化片在不同条件下的厚度取值(mil) copper代表TOP和BOTTOM层,gnd代表电源或地层,signal代表信号层。介质厚度 0.5Oz Copper/Gnd Gnd/Gnd Copper/Signal GND/signa ......
settleinsh FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2663  1337  2433  2337  1380  10  47  3  36  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved