电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT3921AI-2BF-33NZ148.500000Y

产品描述OSC DCXO 148.5000MHZ LVDS SMD
产品类别无源元件   
文件大小380KB,共12页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT3921AI-2BF-33NZ148.500000Y概述

OSC DCXO 148.5000MHZ LVDS SMD

SIT3921AI-2BF-33NZ148.500000Y规格参数

参数名称属性值
类型DCXO MEMS
频率148.5MHz
输出LVDS
电压 - 电源3.3V
频率稳定度±10ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)55mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.126" 长 x 0.098" 宽(3.20mm x 2.50mm)
高度 - 安装(最大值)0.032"(0.80mm)

文档预览

下载PDF文档
SiT3921
Digitally Controlled Differential Oscillator (DCXO)
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Factory programmable between 1 MHz and 220 MHz accurate to 6
decimal places
Digital controlled pull range
Widest pull range options: ±25, ±50, ±100, ±200, ±400, ±800, ±1600
ppm
Superior pull range linearity of <= 1%, 10 times better than quartz
< 1ps RMS phase jitter (random) over 12 kHz to 20 MHz bandwidth
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2 mm x 2.5 mm, 5.0 mm x 3.2 mm and
7.0 mm x 5.0 mm
For frequencies higher than 220 MHz, refer to SiT3922 datasheet
Ideal for SONET, Video, Instrumentation, Satellite applications
Telecom, networking, broadband
Electrical Characteristics
Parameters
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
1
-10
-25
-50
Operating Temperature Range
Start-up Time
Duty Cycle
Pull Range
Linearity
Frequency Change Polarity
First Year Aging
10-year Aging
Input Low Voltage
Input Middle Voltage
Input High Voltage
Input High or Low Pulse Width
Input Middle Pulse Width
Input to Output Isolation
Input Impedance
Input Capacitance
Zin
Cin
TBD
2.97
2.25
Vdd-1.1
Vdd-1.9
1.2
RMS Period Jitter
RMS Phase Jitter (random)
T_jitt
T_phj
3.3
2.5
61
1.6
300
1.2
1.2
1.2
0.5
TBD
3.63
2.75
69
30
Vdd-0.7
Vdd-1.5
2.0
500
1.7
1.7
1.7
0.75
T_use
T_start
DC
PR
Lin
F_aging
VIL
VIM
VIH
T_logic
T_middle
-1.5
-5
0.4xVdd
0.8xVdd
500
500
-40
-20
45
Typ.
Max.
220
+10
+25
+50
+85
+70
10
55
Unit
MHz
ppm
ppm
ppm
°C
°C
ms
%
ppm
%
+1.5
+5
0.2xVdd
0.6xVdd
ppm
ppm
V
V
V
ns
ns
TBD
pF
V
V
mA
mA
V
V
V
ps
ps
ps
ps
ps
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
Maximum average current drawn from OUT+ or OUT-
See Figure 9
See Figure 9
See Figure 9
20% to 80%
f = 100 MHz, Vdd = 3.3V or 2.5V
f = 156.25 MHz, Vdd = 3.3V or 2.5V
f = 212.5 MHz, Vdd = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all
Vdds
Pin 1
Pin 1
25°C
85°C
Contact SiTime for tighter duty cycle
See the last page for Absolute Pull Range, APR table
Industrial
Extended Commercial
Inclusive of initial tolerance, operating temperature, rated power,
supply voltage and load change
Condition
LVPECL and LVDS, Common DC and AC Characteristics
±25, ±50, ±100,
±200, ±400, ±800, ±1600
0.2
Positive Slope
1
LVPECL, DC and AC Characteristics
Supply Voltage
Current Consumption
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
Vdd
Idd
I-driver
VOH
VOL
V_Swing
Tr, Tf
SiTime Corporation
Rev. 1.1
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised December 2, 2014

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 900  1469  2456  745  1365  33  13  54  24  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved