电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ISL6124IR-T

产品描述IC CTRLR PWR SEQUENCE 4CH 24-QFN
产品类别电源/电源管理    电源电路   
文件大小1MB,共23页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
下载文档 详细参数 全文预览

ISL6124IR-T概述

IC CTRLR PWR SEQUENCE 4CH 24-QFN

ISL6124IR-T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Renesas(瑞萨电子)
零件包装代码QFN
包装说明4 X 4 MM, PLASTIC, QFN-24
针数24
Reach Compliance Codenot_compliant
ECCN代码EAR99
可调阈值YES
模拟集成电路 - 其他类型POWER SUPPLY SUPPORT CIRCUIT
JESD-30 代码S-PQCC-N24
JESD-609代码e0
长度4 mm
湿度敏感等级1
信道数量4
功能数量1
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC24,.16SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)240
电源1.5/5 V
认证状态Not Qualified
座面最大高度1 mm
最大供电电流 (Isup)0.5 mA
最大供电电压 (Vsup)5 V
最小供电电压 (Vsup)1.5 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4 mm

文档预览

下载PDF文档
DATASHEET
ISL6123, ISL6124, ISL6125, ISL6126, ISL6127, ISL6128,
ISL6130
The Intersil ISL6123, ISL6124, ISL6125, ISL6126, ISL6127,
ISL6128 and ISL6130 are integrated 4-channel
controlled-on/controlled-off power-supply sequencers with
supply monitoring, fault protection and a “sequence completed”
signal (RESET). For larger systems, more than four supplies can
be sequenced by simply connecting a wire between the
SYSRESET pins of cascaded ICs. The ISL6125 uses four active
open-drain outputs to control the on/off sequencing of four
supplies. The other sequencers use a patented, micropower 7x
charge pump to drive four external low-cost NFET switch gates
above the supply rail by 5.3V. These ICs can be biased from 5V
down to 1.5V by any supply.
The 4-channel ISL6123 (ENABLE input), ISL6124 (ENABLE
input) and ISL6125 offer the designer 4-rail control when all
four rails must be in minimal compliance before turn-on and
during operation. The ISL6123 and ISL6130 have a low-power
standby mode when disabled, which is suitable for
battery-powered applications.
The ISL6125 operates like the ISL6124, but instead of
charge-pump-driven gate drive outputs, it has open-drain logic
outputs for direct interface to other circuitry.
In contrast, for the ISL6126 and ISL6130, each of the four
channels operates independently. Each GATE turns on once its
individually associated input voltage requirements are met.
The ISL6127 is a pre-programmed A-B-C-D turn-on and D-C-B-A
turn-off sequenced IC. Once all inputs are in compliance and
ENABLE is asserted, sequencing begins. Each subsequent GATE
turns on after the previous one turns on.
The ISL6128 has two groups of two channels, each with its
independent I/O. It is ideal for voltage sequencing into
redundant capability loads. All four inputs must be satisfied
before turn-on, but a single group fault is ignored by the other
group.
External resistors provide flexible voltage threshold
programming of monitored rail voltages. Delay and
sequencing are provided by external capacitors for ramp-up
and ramp-down.
Additional I/O is provided for indicating and driving the RESET
state in various configurations.
For volume applications, other programmable options and
features are available. Contact
Intersil sales support
with your
needs.
FN9005
Rev 1.00
September 26, 2012
Features
• Enables Arbitrary Turn-on and Turn-off Sequencing of Up to Four
Power Supplies (0.7V to 5V)
• Operates From 1.5V to 5V Supply Voltage
• Supplies V
DD
+5.3V of Charge Pumped Gate Drive
• Adjustable Voltage Slew Rate for Each Rail
• Multiple Sequencers Can be Daisy-Chained to Sequence an
Infinite Number of Independent Supplies
• Glitch Immunity
• Undervoltage Lockout for Each Supply
• 1µA Sleep State (ISL6123, ISL6130)
• Active High (ISL6123, ISL6130) ENABLE or Low (ISL6124,
ISL6125, ISL6126, ISL6127, ISL6128) ENABLE Input
• Active Open Drain Version Available (ISL6125)
• Voltage-determined Sequence (ISL6126, ISL6130)
• Pre-programmed Sequence Available (ISL6127)
• Dual Channel Groupings (ISL6128)
• QFN Package
• Pb-free (RoHS-compliant)
Applications
• Graphics Cards
• FPGA/ASIC/Microprocessor/PowerPC Supply Sequencing
• Network Routers
• Telecommunications Systems
V1
V2
V3
V4
V1OUT
V2OUT
V3OUT
V4OUT
GATE D
GATE C
GATE B
UVLO_A
UVLO_B
UVLO_C
UVLO_D
DLY_OFF_A
DLY_OFF_B
DLY_ON_A
DLY_ON_B
DLY_ON_C
V
DD
ENABLE
SYSRST
RESET
GROUND
DLY_OFF_C
DLY_OFF_D
DLY_ON_D
FIGURE 1. TYPICAL ISL6123 APPLICATION
FN9005 Rev 1.00
September 26, 2012
GATE A
Page 1 of 23
avr与12864液晶问题
想要一个画点的程序,结果写完后,发现,读取液晶的数据始终是0x80,不知道原因 ...
adi111 Microchip MCU
FPGA实现的FIR算法在汽车动态称重仪表中的应用
摘 要: 本文介绍了用FPGA实现的FIR算法,并对这种算法应用于汽车动态称重仪表中的结果做了分析。实践证明此算法用于动态称重具有良好的效果。引言车辆在动态称重时,作用在平台上的力除真实 ......
frozenviolet 汽车电子
圆点博士微型四轴飞行器的第一次飞行事故
圆点博士微型四轴飞行器的第一次飞行事故 今天,带电安装锂电池,突然一股青烟。:Cry::Cry::Cry::Cry::Cry::Cry: 跟锂电池并联的坦电容冒烟了。 我的小四轴啊!!!! 赶紧查看。 万幸, ......
圆点博士 DIY/开源硬件专区
可综合的Verilog语法(剑桥大学,影印)
535114 ...
至芯科技FPGA大牛 FPGA/CPLD
关于SPI时钟没有输出的问题
SPI是不是只要发送数据,就会有时钟信号?现在时有数据发送出去,但是却没有时钟信号输出,我是这样设置的:主控模式,SDO由模块控制,8位传输,中间采样,CKE=0,SSEN=0,CKP=1,SPRE=111(1:1),PP ......
calphone 嵌入式系统
Keil 仿真问题
装载Keil uVision4后,我原来的Keil uVision2所编的程序不能仿真了?哪位大侠帮我分析一下?谢拉!...
zhangjun1960 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2064  450  324  2068  1058  20  39  54  28  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved