电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT5001AC-GE-33VB-14.850000T

产品描述OSC XO 3.3V 14.85MHZ VC
产品类别无源元件   
文件大小760KB,共12页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT5001AC-GE-33VB-14.850000T概述

OSC XO 3.3V 14.85MHZ VC

SIT5001AC-GE-33VB-14.850000T规格参数

参数名称属性值
类型MEMS VCTCXO
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.106" 长 x 0.094" 宽(2.70mm x 2.40mm)
高度 - 安装(最大值)0.032"(0.80mm)

文档预览

下载PDF文档
SiT5001
1-80 MHz MEMS TCXO and VCTCXO
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Any frequency between 1 and 80 MHz accurate to 6 decimal places
100% pin-to-pin drop-in replacement to quartz-based (VC)TCXO
Frequency stability as low as ±5 ppm. Contact SiTime for tighter
stability options
Ultra low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Voltage control option with pull range from ±12.5 ppm to ±50 ppm
LVCMOS compatible output with SoftEdge
option for EMI reduction
Voltage control, standby, output enable or no connect modes
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mm
Outstanding silicon reliability of 2 FIT, 10 times better than quartz
Pb-free, RoHs and REACH compliant
WiFi, 3G, LTE, SDI, Ethernet, SONET, DSL
Telecom, networking, smart meter, wireless, test instrumentation
Electrical Characteristics
Parameter
Output Frequency Range
Initial Tolerance
Stability Over Temperature
Symbol
f
F_init
F_stab
Min.
1
-1
-5
Typ.
Max.
80
1
+5
Unit
MHz
ppm
ppm
At 25°C after two reflows
Over operating temperature range at rated nominal power
supply voltage and load. (see
ordering codes on page 6)
Contact SiTime for tighter stability options.
Supply Voltage
Output Load
First year Aging
10-year Aging
Operating Temperature Range
Supply Voltage
T_use
Vdd
F_vdd
F_load
F_aging
-2.5
-4.0
-20
-40
1.71
2.25
2.52
2.70
2.97
Pull Range
Upper Control Voltage
Control Voltage Range
Control Voltage Input Impedance
Frequency Change Polarity
Control Voltage -3dB Bandwidth
Current Consumption
OE Disable Current
Standby Current
Duty Cycle
LVCMOS Rise/Fall Time
SoftEdge™ Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
VOH
VOL
VIH
VIL
Z_in
PR
VC_U
VC_L
Z_vc
V_BW
Idd
I_OD
I_std
DC
Tr, Tf
45
90%
70%
Vdd-0.1
100
50
0.1
1.8
2.5
2.8
3.0
3.3
±12.5, ±25, ±50
Positive slope
31
29
1.5
100
8
33
31
31
30
70
10
55
2
10%
30%
250
0.1
+2.5
+4.0
+70
+85
1.89
2.75
3.08
3.3
3.63
ppb
ppm
ppm
ppm
°C
°C
V
V
V
V
V
ppm
V
V
k
kHz
mA
mA
mA
mA
µA
µA
%
ns
ns
Vdd
Vdd
Vdd
Vdd
k
No load condition, f = 20 MHz, Vdd = 2.5V, 2.8V or 3.3V.
No load condition, f = 20 MHz, Vdd = 1.8V.
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled Down
Condition
±10% Vdd (±5% for Vdd = 1.8V)
15 pF ±10% of load
25°C
25°C
Extended Commercial
Industrial
Contact SiTime for any other supply voltage options.
All Vdds. Voltage at which maximum deviation is guaranteed.
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V, ST = GND, output is Weakly Pulled Down.
Vdd = 1.8V. ST = GND, output is Weakly Pulled Down.
All Vdds
LVCMOS option. Default rise/fall time, All Vdds, 10% - 90% Vdd.
SoftEdge™ option. Frequency and supply voltage dependent.
OH = -7 mA, IOL = 7 mA, (Vdd = 3.3V, 3.0V)
IOH = -4 mA, IOL = 4 mA, (Vdd = 2.8V, 2.5V)
IOH = -2 mA, IOL = 2 mA, (Vdd = 1.8V)
Pin 1, OE or ST
Pin 1, OE or ST
SoftEdge™ Rise/Fall Time Table
SiTime Corporation
Rev. 1.0
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised November 12, 2015
第九章 Mass Storage设备
小川工作室编写,本书为LM3S的USB芯片编写,上传的均为草稿,还有没修改,可能还有很多地方不足,希望各位网友原谅! QQ:2609828265 TEL:15882446438 E-mail:paulhyde@126.com 第九章&# ......
paulhyde 微控制器 MCU
帮忙看一下,输入的信号被忽略了!
程序实现功能如下: 通过clk的脉冲,在recive=0时统计clk的跳变数,达到计时的目的,再把时间通过4个七段数码管显示出来。 程序代码如下: library ieee; use ieee.std_logic_1164.all; ......
jackychao 嵌入式系统
Unicode问题 进来看看
用c# 调用ril 函数发送at 命令,可是 发送命令貌似发送到底层貌似解码是错的 求高手解释一下 字符串应该怎么重新编码。 ...
ljl918918 嵌入式系统
简单分立式单端转差分精密仪表放大器电路:具有高共模输入范围,节省50%功耗
在许多应用中,ADC需要在存在大共模信号的情况下处理一个 很小的差分输入信号。传统的仪表放大器(In-Amp)只具有单 端输出和有限的共模范围,因此在这些应用中并不常用。为 了充分利用这些器 ......
Aguilera 模拟与混合信号
约会春天 遇见美好
年年不好过,今年更难熬,成年人的世界,没有容易二字,坚持 ...
百万千万 聊聊、笑笑、闹闹
定时器A的捕获模式
尽管看了相关的资料,但理解上有点困难...希望大神们给我提供一个例子,例如捕获P1.1端口输入的波形,上下沿都捕获来测高低电平时间的例程,或者其他例程也可以!也可以谈谈你对捕获模式的理解: ......
guosiyuan 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1943  1480  2516  2075  1944  47  49  11  5  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved