电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338B-B01378-GMR

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5338B-B01378-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338B-B01378-GMR - - 点击查看 点击购买

SI5338B-B01378-GMR概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338B-B01378-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
招深圳linux的固件工程师以及应用软件工程师各一名
工作地点福田中心区金田路,是一家有十几年历史的港资研发型公司。公司规模不大,约30人,工作气氛以及环境都不错,所做的产品比较有创意,在业内很有竞争力。目前重点做智能家居产品的开发。现 ......
yousifang1976 求职招聘
求助 USBhub制作中 Windows下,不稳定。
各位好,请教一下: 我用gl850a做一拖18的USBhub,目前测试发现,在Windows下,很不稳定,会出现连接不上或者设备驱动带有黄色感叹号的问题,有些时候重新插拔就会好。另外在Linux下会比 ......
lixin.zhang 嵌入式系统
本人刚接触嵌入式开发?又几个疑问想请教下。
我现在有个项目用的是ARM7(飞利谱lpc2368的芯片)+UC/OS-II的实时操作系统。想实现SMS的收发,请问怎么实现? 就是手机向设备发送SMS短消息指令,设备响应后在发个指令回来。 ...
26`87765 嵌入式系统
CC2652怎么使用中断接收数据或者是接收事件
本帖最后由 Marsham 于 2021-9-8 16:50 编辑 之前没用过TI的芯片,看了例程里面,回调和阻塞都是要主动读数据,事件里面也没有接收事件,怎么使用中断来读取数据呢。 ...
Marsham TI技术论坛
关于一种测频仪的设计的方法
附件里是设计的一个思路,其中 n由8MHz的晶振分频至0.8Hz,作为闸门信号 n闸门信号:占空比为80%,低电平时间为0.25s,高电平时间为1s(闸门) n用选择器的目的在于减少单片机引脚的使用 ......
king0529 单片机
cc3200 Wlan_station 导进工程错误,求 大 神帮忙
我在导进Wlan_station 工程后出现了问题?怎么解决??? ...
快乐无敌 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1547  45  1477  2032  240  35  59  41  21  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved