电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

L-FW801A-DB

产品描述L-FW801A-DB
产品类别驱动程序和接口   
文件大小1004KB,共2页
制造商AVAGO
官网地址http://www.avagotech.com/
下载文档 详细参数 选型对比 全文预览

L-FW801A-DB概述

L-FW801A-DB

L-FW801A-DB规格参数

参数名称属性值
厂商名称AVAGO
包装说明,
Reach Compliance Codecompliant
Is SamacsysN
Base Number Matches1

文档预览

下载PDF文档
Product Brief
FW801A/FW801BF
Low-Power PHY One-Cable Transceiver/Arbiter Devices
Video Server, and VTR Applications
F e at u r e s
n
FW801 Functional Overview
n
Compliant with IEEE® Standard
1394a-2000, IEEE Standard for a High
Performance Serial Bus Amendment 1.
Supports extended BIAS_HANDSHAKE
time for enhanced interoperability with
camcorders.
While unpowered and connected to the
bus, will not drive TPBIAS on a connected
port even if receiving incoming bias
voltage on that port.
Does not require external filter capacitors
for PLL.
Does not require a separate 5 V supply for
5 V link controller interoperability.
Interoperable across 1394 cable with
1394 physical layers (PHY) using 5 V
supplies.
Interoperable with 1394 link-layer
controllers using 5 V supplies.
Powerdown features to conserve energy
in battery powered applications include
the following:
— Device powerdown ball.
— Link interface disable using LPS.
— Inactive ports powerdown.
— Automatic micro-low-power sleep
mode during suspend.
Supports ack-accelerated arbitration and
fly-by concatenation.
Supports connection debounce.
Supports multispeed packet concatenation.
Supports PHY pinging and remote PHY
access packets.
Fully supports suspend/resume.
Supports PHY-link interface initialization
and reset.
Supports 1394a-2000 register set.
Supports LPS/link-on as a part of PHY-link
interface.
Supports provisions of IEEE 1394-1995
Standard for a High Performance Serial Bus.
Fully interoperable with FireWire® and
i.LINK® implementations of IEEE 1394-1995.
Reports cable power fail interrupt when
voltage at CPS ball falls below 7.5 V.
Provides separate cable bias and driver
termination voltage supply for port. Other
Features
n
n
n
n
n
n
n
The LSI FW801 devices provide
the analog physical layer functions
needed to implement a one-
port node in a cable-based IEEE
1394-1995 and IEEE 1394a-2000
network.
The cable port incorporates two
differential line transceivers. The
transceivers include circuitry
to monitor the line conditions
as needed for determining
connection status, for initialization
and arbitration, and for packet
reception and transmission. The
PHY is designed to interface with a
link-layer controller (LLC).
n
n
n
n
n
n
n
n
n
n
n
Ot H e r F e at u r e s
n
48-pin TQFP and 48-ball VTFSBGAC
packages.
Single 3.3 V supply operation.
Data interface to link-layer controller
provided through 2/4/8 parallel lines at
50 Mbits/s.
25 MHz crystal oscillator and PLL provide
a 50 MHz link-layer controller clock as well
as transmit/receive data at 100 Mbits/s, 200
Mbits/s, and 400 Mbits/s.
Multiple separate package signals provided
for analog and digital supplies and grounds.
n
n
Interface to link-layer controller supports
Annex J electrical isolation as well as bus-
keeper isolation.
Provides one fully compliant cable port at
100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.
Fully supports 1394 Open HCI
requirements.
Supports arbitrated short bus reset to
improve utilization of the bus.
n
n
n
n
n
n

L-FW801A-DB相似产品对比

L-FW801A-DB FW801A-DB L-FW801BF-DB
描述 L-FW801A-DB LINE TRANSCEIVER, PQFP48, TQFP-48 L-FW801BF-DB
厂商名称 AVAGO AVAGO AVAGO
Reach Compliance Code compliant compliant compliant
Is Samacsys N N N
Base Number Matches 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2173  168  1147  445  358  38  52  23  24  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved