电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530FA372M000DGR

产品描述LVDS Output Clock Oscillator, 372MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530FA372M000DGR概述

LVDS Output Clock Oscillator, 372MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530FA372M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率372 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
让数码管显示不同数字
我是个初学者 想知道怎样让8个数码管同时显示不同的数字 我的单片机是没有锁存器的 最好编个程序出来看看 谢谢...
670357298 淘e淘
有谁知道uCOS-II和CoOS的区别吗?
如题。了解一些CoOS,但是没看过uCOS-II。CoOS对于商用或教学均免费并开源,不知道uCOS-II是咋样的? 有没有大虾简单介绍一下uCOS-II,能对比一下CoOS和uCOS-II最好。。。。。...
1LoveARM 实时操作系统RTOS
发一点笑话,让大家放松一下
萤火虫因耍流氓被拘留,萤火虫不服:谁放电了?谁裸奔了?谁有暴露癖啦?厕所黑还不许俺点灯? ...
Narachu 聊聊、笑笑、闹闹
请帮忙解答一下下面程序
static void vSwap_Flashes (void) { UINT32 ui32a; UINT32 ui32b; ui32a = GLOB_prImp->br0; ui32b = GLOB_prImp->br1; GLOB_prImp->br0 = ui32b; GLOB_prImp->br1 = ui3 ......
holystw 嵌入式系统
CPLD双积分AD模数转换求助
各位大神,这是一个模数转换的双积分AD电路,左边in是待测电压,0到-5V负值,右边三路是比较器输入到CPLD,左边两个5V是基准参考电压接不同的电阻,V+接到下路100倍放大后边,大概思路是模拟开 ......
244141084 模拟电子
高质量C语言教程
高质量C语言...
single 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1305  985  2035  1513  522  32  53  57  21  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved