电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTU32864CBF

产品描述D Flip-Flop, SSTU Series, 1-Func, Positive Edge Triggered, 25-Bit, True Output, PBGA96, LFBGA-96
产品类别逻辑    逻辑   
文件大小171KB,共12页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

74SSTU32864CBF概述

D Flip-Flop, SSTU Series, 1-Func, Positive Edge Triggered, 25-Bit, True Output, PBGA96, LFBGA-96

74SSTU32864CBF规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA96,6X16,32
针数96
Reach Compliance Codenot_compliant
其他特性14 BIT 1:2 CONFIGURATION ALSO POSSIBLE
系列SSTU
JESD-30 代码R-PBGA-B96
JESD-609代码e0
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级3
位数25
功能数量1
端子数量96
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA96,6X16,32
封装形状RECTANGULAR
封装形式GRID ARRAY
电源1.8 V
传播延迟(tpd)2.35 ns
认证状态Not Qualified
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
触发器类型POSITIVE EDGE
最小 fmax340 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
COMMERCIAL TEMPERATURE RANGE
1:1 AND 1:2 REGISTERED
BUFFER WITH 1.8V SSTL I/O
IDT74SSTU32864/
A/C/D/G
FEATURES:
1:1 and 1:2 registered buffer
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Maximum operating frequency: 340MHz
• Available in 96-pin LFBGA package
APPLICATIONS:
• Ideally suited for DDR2-400/533 (PC2 - 3200/ 4200) registered
DIMM applications
• Along with CSPU877/A/D, zero delay PLL clock buffer, provides
complete solution for DDR2-400/533 DIMMs
• SSTU32864 is optimized for DDR2 Raw cards B and C
• SSTU32864A is optimized for DDR2 Raw card A
• SSTU32864C/D/G are optimized for DDR2 Raw cards A, B, and C
• SSTU32864G has control pins for output slew rate control
The SSTU32864 is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer
designed for 1.7V to 1.9V V
DD
operation. All clock and data inputs are
compatible with the JEDEC standard for SSTL_18. The control inputs are
LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized
to drive the DDR2 DIMM load.
The SSTU32864 operates from a differential clock (CLK and
CLK).
Data
are registered at the crossing of CLK going high and
CLK
going low.
The C0 input controls the pinout configuration of the 1:2 pinout from the
A configuration (when low) to B configuration (when high). The C1 input
controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when
high).
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (V
REF
) inputs are allowed. In
addition, when
RESET
is low all registers are reset, and all outputs are
forced low. The LVCMOS
RESET
and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied,
RESET
must be held in the low state during power up.
In the DDR2 DIMM application,
RESET
is specified to be completely
asynchronous with respect to CLK and
CLK.
Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET
until the input receivers are fully enabled, the design of the
SSTU32864 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS and
CSR
inputs and will gate the outputs
from changing states when both DCS and
CSR
inputs are high. If either
DCS or
CSR
input is low, the device will function normally. The
RESET
input has priority over the DCS control and will force the inputs low. If the
DCS control functionality is not desired, then the
CSR
input can be hard-
wired to ground, in which case the set-up time requirement for DCS would
be the same as for the other D data inputs.
The SSTU32864G has two slew control pins (Z
OH
and Z
OL
) used to
optimize the signal integrity on the DIMM.
DESCRIPTION:
COMMERCIAL TEMPERATURE RANGE
1
c
2006 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
APRIL 2006
DSC-5980/27
如何更新固件
  本人在项目中设计的系统需要在线更新,是一个基于DSP的系统,就是可以通过上位机经过网口更新配置里面的算法程序及参数,但是不知道具体的框架设计.因为要更新肯定要涉及到FLASH的烧写,但 ......
szgaoju 嵌入式系统
单片机程序说明 全
36568...
lhx654321 单片机
求助
174077此处R4 R5 C5的作用是什么 还请高手指点174078 ...
wangguangping LED专区
问个有关44B0X接口的分配问题,谢谢
自己想刷块板,但技术没那么强,上来问个问题,因为44B0X接口到最后不够用,分配成问题,所以问一下,怎么合理的资源分配,谢谢的 问题如下: LCD的24针口利用了GPC8(DISP_ON),GPC9(EL_ON ......
hbxt561 嵌入式系统
2011电阻测量仪制作
本帖最后由 paulhyde 于 2014-9-15 08:56 编辑 分享一下,你不一样的想法~ 本帖最后由 levelgod 于 2011-8-31 13:03 编辑 ] ...
levelgod 电子竞赛
请教 怎么对地址总线的某一位赋值???
我的硬件是PXA270 通过16位数据总线连接到64MBYTE的FLASH P33,地址总线是26位 p33是由两块32M的flash组成的,在程序中不能同时访问上下两块FLASH的地址 而是需要有一个地址总线,即最高位 ......
liede 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1502  1452  919  1515  450  40  49  48  36  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved