电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530UC629M000DGR

产品描述CMOS/TTL Output Clock Oscillator, 629MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530UC629M000DGR概述

CMOS/TTL Output Clock Oscillator, 629MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UC629M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率629 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
STM8S价格问题!
都说STM8S性价比超高,怎么我咨询好多芯片代理厂商,价格也不是很便宜啊?哪位大侠批量用过这个芯片?想问下STM8S103K3批量价格在多少?例如每次10K...
kertina stm32/stm8
keil load
keil 工具 load 按键做那些事情 重新load 不能把原先 代码 刷掉, 必须 断电才行...
liaoningabao ARM技术
急求!!
本人急求:<Bluetooth: Connect without Cables>,Jennifer Bray and Charles Sturman, Prentice Hall 2001.电子版本,如果有中文翻译版的话就最好了.希望知道的兄弟姐妹能帮帮我,告诉我下 ......
zhsone 嵌入式系统
STM8STIM4
TIM4_ARR寄存器,TIM4_CNTR有什么区别 数据手册上说ARR为自动装载寄存器。CNTR是设定初值寄存器。我觉的自动装载的就是一个初值,干嘛还要弄一个CNTR呢?...
f123 stm32/stm8
51单片机的延时问题
51单片机在延时,用c来写代码, void delay(unsigned int i) { while(--i);//执行一次--i是多长时间? } 所用单片机为AT89s51,晶振为12MHZ,用这个程序来延时,精度有多高啊,调用此函数 ......
whimsy 嵌入式系统
有人用过a3909芯片吗
看这个芯片的技术手册,它接电源的电容没有标明容值,还行问下需不需要在输入管脚加下拉电阻,如果需要加的话多大的阻值合适?谢谢...
3008202060 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 972  2221  1309  92  1708  51  49  30  13  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved