电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TRU050-TELGA49.408-1.544

产品描述Phase Locked Loop, CDIP16, HERMETIC SEALED, CERAMIC, DIP-16
产品类别信号电路   
文件大小627KB,共17页
制造商Vectron International, Inc.
官网地址http://www.vectron.com/
标准  
下载文档 详细参数 全文预览

TRU050-TELGA49.408-1.544概述

Phase Locked Loop, CDIP16, HERMETIC SEALED, CERAMIC, DIP-16

TRU050-TELGA49.408-1.544规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Vectron International, Inc.
零件包装代码DIP
包装说明HERMETIC SEALED, CERAMIC, DIP-16
针数16
Reach Compliance Codecompliant
模拟集成电路 - 其他类型PHASE LOCKED LOOP
JESD-30 代码R-CDIP-T16
JESD-609代码e4
长度20.32 mm
湿度敏感等级1
功能数量1
端子数量16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度4.69 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
端子面层GOLD OVER NICKEL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
What Does It Do?
Vectron International's TRU-050 module is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming,
frequency translation and clock smoothing applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter performance.
This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop Filter Op-Amp,
a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pin DIL ceramic package with optional thru-hole or surface mount leads. The VCXO frequency (OUT1) and
division factor (OUT2) are factory set in accordance with customer specifications. PLL response is optimized for each application by the selection of three external passive
components. Software is available from Vectron to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
TRU-050?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
Pages 6-11
How Is It Used?
Pages 15-18
Single or +5.0 V supply (+3.3V option available)
How Is It Built?
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 e-mail: vectron@vectron.com
1 of 17
关于LPC2131 ucosii的Keil工程该如何建立?
如题!哪位同志手中有关于LPC2131 ucosii的例子,要用Keil编译的。有的请发我一份学习学习 skdzhm@163.com...
skdzhm 实时操作系统RTOS
CC2530传感器组网实验代码教程
一些小代码...
1456999234@qq.c 无线连接
请教斑竹,为什么调试窗口检测的结果与程序设计不符
我在定时中断程序中实现软件启动adc12采样转换,中断程序的编写思想是:首先设置ENC和ADC12SC 来启动adc采样,然后就是等待,实时判断ADC12IFG3这个转换标志位是否为1,当标志位置1时,我认为转 ......
zhy3928551 微控制器 MCU
BMS怎么选择合适的AFE
AFE(analog front end),中文是模拟前端,在BMS里面专指电池采样芯片,用来采集电芯电压和温度等。 写这个之前,想了比较久,AFE这一块实在是能写的地方太多了,某一个小地方都可以 ......
qwqwqw2088 模拟与混合信号
如何在U盘过滤驱动的SCSI派遣函数里读取U盘扇区?
最近在研究U盘过滤驱动,想在SCSI派遣函数里读取U盘扇区,如果没有我们写入的标识,则禁用U盘。 现在禁用实现了,但是不知道怎么读取U盘扇区,请大家指点...
刘文快 嵌入式系统
Altium
Altium出现停止工作是什么原因,怎么解决? ...
依诺儿 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1503  1317  2645  2736  2755  24  17  49  3  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved