电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72521L25JG8

产品描述PLCC-68, Reel
产品类别存储   
文件大小199KB,共25页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

72521L25JG8概述

PLCC-68, Reel

72521L25JG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PLCC
包装说明,
针数68
制造商包装代码PLG68
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-609代码e3
湿度敏感等级3
峰值回流温度(摄氏度)260
端子面层MATTE TIN
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
Parallel Bidirectional FIFO
512 x 18 and 1,024 x 18
IDT72511
IDT72521
NOTE: The IDT72511/72521 have been obsoleted and the last time buy will be
on 01/29/2003. These devices should not be used in new designs.
FEATURES:
DESCRIPTION:
The IDT72511 and IDT72521 are highly integrated first-in, first-out memo-
ries that enhance processor-to-processor and processor-to-peripheral com-
munications. IDT BiFIFOs integrate two side-by-side memory arrays for data
transfers in two directions.
The BiFIFOs have two ports, A and B, that both have standard micropro-
cessor interfaces. All BiFIFO operations are controlled from the 18-bit wide
Port A. Port B is also 18 bits wide and can be connected to another processor
or a peripheral controller. The BiFIFOs have a 9-bit bypass path that allows
the device connected to Port A to pass messages directly to the Port B device.
Ten registers are accessible through Port A, Command Register, a Status
Register, and eight Configuration Registers.
The IDT BiFIFO has programmable flags. Each FIFO memory array has
four internal flags, Empty, Almost-Empty, Almost-Full and Full, for a total of
eight internal flags. The Almost-Empty and Almost-Full flag offsets can be set to
any depth through the Configuration Registers. These eight internal flags can
be assigned to any of four external flag pins (FLG
A
-FLG
D
) through one
Configuration Register.
Port B has programmable I/O, reread/rewrite and DMA functions. Six
programmable I/O pins are manipulated through two Configuration Registers.
The Reread and Rewrite controls will read or write Port B data blocks multiple
times. The BiFIFO has three pins, REQ, ACK and CLK, to control DMA
transfers from Port B devices.
Two side-by-side FIFO memory arrays for bidirectional data
transfers
512 x 18-Bit - 512 x 18-Bit (IDT72511)
1,024 x 18-Bit - 1,024 x 18-Bit (IDT72521)
18-bit data buses on Port A side and Port B side
Can be configured for 18-to-18-bit or 36-to-36-bit
communication
Fast 35ns access time
Fully programmable standard microprocessor interface
Built-in bypass path for direct data transfer between two ports
Two fixed flags, Empty and Full, for both the A-to-B and the B-
to-A FIFO
Two programmable flags, Almost-Empty and Almost-Full for
each FIFO
Programmable flag offset can be set to any depth in the FIFO
Any of the eight flags can be assigned to four external flag pins
Flexible reread/rewrite capabilities
Six general-purpose programmable I/O pins
Standard DMA control pins for data exchange with peripherals
68-pin PLCC package
Industrial temperature range (–40
ο
C to +85
ο
C) is available
SIMPLIFIED BLOCK DIAGRAM
18-Bit
FIFO
18-bits
Data
18-bits
Data
Bypass
9-bits
Port
A
18-Bit
FIFO
Port
B
Programmable
I/O Logic
I/O
Control
Processor
Interface
A
Programmable
Flag Logic
Registers
Processor
Interface
B
Handshake
Interface
Control
Flags
DMA
2668 drw 01
FEBRUARY 2002
1
©
2002 Integrated Device Technology, Inc.
DSC-2668/8

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 692  406  684  2350  1340  12  59  56  4  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved