电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88018AT-250I

产品描述512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
文件大小547KB,共26页
制造商ETC
下载文档 全文预览

GS88018AT-250I概述

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

文档预览

下载PDF文档
GS88018/32/36AT-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode pin
low places the RAM in Flow Through mode, causing output
data to bypass the Data Output Register. Holding FT high
places the RAM in Pipeline mode, activating the rising-edge-
triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36AT is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Functional Description
Applications
The GS88018/32/36AT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Core and Interface Voltages
The GS88018/32/36AT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Rev: 1.02 9/2002
1/26
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
*.bcr文件,什么样的文件类型呢
有没有人告诉我,bcr文件是什么样的文件呢?(好像和Modsoft软件有关系) 估计很多人没听说过Modsoft,我也是第一次...
urmysuperstar 嵌入式系统
毕设,基于FPGA的数据采集器设计
(1)用Altera公司的FLEX10K器件,扩展一A/D转换器接口,并对外部输入的信号进行采集; (2)采集的信号源频率:25Hz~500Hz; (3)用Altera公司的FLEX10K器件,扩展一个液晶显示器,用 ......
龙之家族 FPGA/CPLD
机器学习算法生成的设计技巧视频
这个是ST官网传感器页面下的视频,因为ST网站上看视频比较慢,我花了些时间把它搬运过来放在这里。今天再进入英文页面时它俩已经不见了,中文页面还有。所以,且看且珍惜吧。 580947 ......
littleshrimp MEMS传感器
Tizen 3.0将被移植到树莓派2上
三星基于Linux打造的Tizen 3.0操作系统,已经被开发者搬到了热门开发平台Raspberry Pi 2(第二代树莓派)上。其在Linux基金会的指导下进行的开发,并且得到了多家其它公司的帮助。尽管三星在Tiz ......
chenzhufly 嵌入式系统
wavecom Q24Plus,wip版本v301,利用tcp功能发彩信大图片不成功
不是利用操作系统建立拨号网络形式的网络连接。用的是内嵌的tcp功能。 发送彩信小些gif图片可以,200字节左右,大的不成功。指令里返回shutdown。 该从哪下手解决阿?用同样实现方式有成功的 ......
leungpokit 嵌入式系统
用IAR Embedded workbench仿真时的时钟问题
请问一下,用IAR Embedded workbench进行软件仿真时是否有设置时钟的地方?如果没有,这个软件默认的时钟是哪一个呢?是高速晶体,低速,还是内部的DCO呢?...
hbsunny78 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1211  2627  1453  970  475  25  53  30  20  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved