电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V231L15JG

产品描述FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
产品类别存储    存储   
文件大小108KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V231L15JG概述

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32

72V231L15JG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明QCCJ, LDCC32,.5X.6
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.9954 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度3.556 mm
最大待机电流0.005 A
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.4554 mm
Base Number Matches1

文档预览

下载PDF文档
FEATURES:
3.3 VOLT CMOS SyncFIFO™
IDT72V201, IDT72V211
256 x 9, 512 x 9,
IDT72V221, IDT72V231
1,024 x 9, 2,048 x 9,
IDT72V241, IDT72V251
4,096 x 9 and 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2018
DSC-4092/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
【LPC54100】LPC54102的硬件i2c读取mpu6050问题
/* * @brief I2CM bus master example using polling mode * * @note * Copyright(C) NXP Semiconductors, 2014 * All rights reserved. * * @par * Software that is describe ......
大秦正声 NXP MCU
求使用51单片机模拟SPI与JN5121通信的例子
单片机最好是AT89S52,现在此谢过。...
wahehe 嵌入式系统
求DC-DC模块,0-10V调节输出电流。
48V5A灯片用,降压型。输入50多伏,电位器调节输出最大电流5A。采集0-10V信号自动调节电流强弱,如:0V不输出----10V最大输出5A。 ...
fymxgx 电源技术
修复遥控器的另类方法
修复遥控器的方法虽然很多,但是都有弊端,穿铜丝会磨损导电线条,粘铝箔容易掉,粘旧导电橡胶也容易掉,抹2B铅笔和刀刮导电橡胶都是治标不治本,导电银浆效果不错但是价格太高,不划算,于是我 ......
zero3360 模拟电子
wince5.0下编译出错(Error: Unknown memory type found 'CEVIEW.exe')
各位好: 我在wince5.0下定制了一个系统,编译后出现如下4个错误: Error: Unknown memory type found 'CEVIEW.exe' CEVIEW.exe D:\WINCE500\PBWorkspaces\lcq\RelDir\Z228_ARMV4I_Releas ......
zhaofan0505 嵌入式系统
整流杂谈(七)
  我曾经在电源版面发过《整流杂谈》系列帖,迄今已经发过六帖,主要是谈整流电路电流的峰值、平均值和有效值。   虽然倍压整流电路在教材中讲过,在本坛讨论倍压整流的帖子也有相当多的篇 ......
maychang 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1334  2894  2664  644  2554  27  59  54  13  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved