电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MC791M000DGR

产品描述LVPECL Output Clock Oscillator, 791MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530MC791M000DGR概述

LVPECL Output Clock Oscillator, 791MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MC791M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率791 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
EEWORLD大学堂----TI Stellaris Cortex-M4F硬件资源介绍
TI Stellaris Cortex-M4F硬件资源介绍:https://training.eeworld.com.cn/course/448...
chenyy 聊聊、笑笑、闹闹
dsp的中断处理机制问题
程序中存在两个中断,一个是定时器下溢中断,另一个是XINT1中断。XINT1中断的优先级高于定时器下溢中断。疑问:当定时器下溢中断正在执行时,并且还没有执行完,这是如果XINT1中断突然到来,cpu ......
jinlongpas 微控制器 MCU
不用电的感温杯电路图上传
电路图所示,我不做电路板,直接用送的开发板做开发,温度传感器用SHT11,,采用温差发电片,配合凌特点能量采集芯片,搭建一个评估系统,程序用IAR开发,稍后上传...
lou0908 瑞萨MCU/MPU
用ISE分频的时候,当要输出的频率小于3M的时候,都会显示3.12M,这是为什么?
最小只能分到3M吗?那要想分到更低的呢?只能自己写? ...
HAORUIMIN FPGA/CPLD
GPRS TCP连接后返回error
CONNECT OK AT+CIPSEND> > AT+CIPSEND> (ctrl z) ERROR SEND OK 我发玩数据后返回个ERRoR 数据我已经接收到了啊 ...
skingshere 嵌入式系统
Mouser初体验+精密电阻
一直想买几颗精密电阻做些实验 无奈这类的东西小贵 样品也不好申请 淘宝上的价格比现货网站还贵 MOUSER的价格是现货网站里比较低的 以前有过冲动买几个 后来还是忍了 怕走上这条“不归 ......
littleshrimp 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 505  1450  1239  889  1260  2  10  13  16  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved