电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531BA1073M00DGR

产品描述LVDS Output Clock Oscillator, 1073MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531BA1073M00DGR概述

LVDS Output Clock Oscillator, 1073MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531BA1073M00DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率1073 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
电子应用入门知识(四)
四、稳压二极管 稳压二极管在电路中常用“ZD”加数字表示,如:ZD5表示编号为5的稳压管。 1、稳压二极管的稳压原理:稳压二极管的特点就是击穿后,其两端的电压基本保持不变。 这样,当把稳 ......
xuenan1981 单片机
type-c usb接口
求type-c usb接口封装,谢谢各位大佬 ...
begin权丿 PCB设计
请问触发器的RN和SN是电平触发还是边沿触发啊
请教个问题,请问触发器的RN和SN是电平触发还是边沿触发啊,问别人说是电平触发的。always @ (posedge clk or posedge rst)beginif (rst) ..........else .........end假如在电路刚开始工作时没 ......
eeleader FPGA/CPLD
目标机的硬盘引导vxWroks后能否使用Target Sever
本人采用由目标机的硬盘引导vxWroks,并配置了目标机与主机的通讯网口,其DEFAULT_BOOT_LINE结构如下; "ata=0,0(0,0)OFFICEPC:/ata0/vxWorks/Vxworks h=192.168.26.97 e=192.168.26.57 u=targ ......
Jonsen_yang 嵌入式系统
晓龙845CPU
怎么直接买到晓龙845CPU? ...
2716261560 淘e淘
实用电路图分析
大家对此电路能不能分析下.由于我刚接触模电,对晶体管不怎么会分析 为什么光线暗时,两晶体管会轮流导通,发光二极管闪烁. 37462 请高手回答下谢谢!!!...
柳飘飘 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 907  135  1881  903  809  55  7  21  15  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved