电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962H0521404VXC

产品描述Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48
产品类别微控制器和处理器    时钟发生器   
文件大小168KB,共22页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962H0521404VXC概述

Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48

5962H0521404VXC规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明DFP,
针数48
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
JESD-30 代码R-CDFP-F48
JESD-609代码e4
长度16.002 mm
端子数量48
最高工作温度125 °C
最低工作温度-40 °C
最大输出时钟频率200 MHz
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
主时钟/晶体标称频率200 MHz
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.921 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层GOLD
端子形式FLAT
端子节距0.635 mm
端子位置DUAL
总剂量1M Rad(Si) V
宽度9.652 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT7R995 & UT7R995C RadClock
TM
2.5V/3.3V 200MHz High-Speed
Multi-phase PLL Clock Buffer
Datasheet
January 2014
FEATURES:
+3.3V
Core Power Supply
+2.5V
or +3.3V Clock Output Power Supply
- Independent Clock Output Bank Power Supplies
Output
frequency range: 6 MHz to 200 MHz
Bank
pair output-output skew < 100 ps
Cycle-cycle jitter < 50 ps
50%
± 2% maximum output duty cycle at 100MHz
Eight
LVTTL outputs with selectable drive strength
Selectable
positive- or negative-edge synchronization
Selectable
phase-locked loop (PLL) frequency range and
lock indicator
Phase
adjustments in 625 to 1300 ps steps up to ± 7.8 ns
(1-6,8,10,12)
x multiply and (1/2,1/4) x divide ratios
Compatible
with Spread-Spectrum reference clocks
Power-down
mode
Selectable
reference input divider
Operational environment:
- Total-dose tolerance: 100 krad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
HiRel
temperature range: -55
o
C to +125
o
C
Extended
industrial temp: -40
o
C to +125
o
C
Packaging options:
- 48-Lead Ceramic Flatpack
- 48-Lead QFNdevelopment pending/contact factory
Standard Microcircuit Drawing: 5962-05214
- QML-Q and QML-V compliant part
INTRODUCTION:
The UT7R995/UT7R995C is a low-voltage, low-power, eight-
output, 6-to-200 MHz clock driver. It features output phase
programmability which is necessary to optimize the timing of
high-performance microprocessor and communication sys-
tems.
The user programs both the frequency and the phase of the out-
put banks through nF[1:0] and DS[1:0] pins. The adjustable
phase feature allows the user to skew the outputs to lead or lag
the reference clock. Connect any one of the outputs to the
feedback input to achieve different reference frequency multi-
plication and division ratios.
The devices also feature split output bank power supplies that
enable banks 1 & 2, bank 3, and bank 4 to operate at a different
1
power supply levels. The ternary PE/HD pin controls the syn-
chronization of output signals to either the rising or the falling
edge of the reference clock and selects the drive strength of the
output buffers.
To ensure smooth startup of the UT7R995/UT7R995C, inde-
pendent of the behavior of the reference clock, it is required
that the PD/DIV pin be held low to reset the device until power
up is complete and the reference clock is stable. Similarly, if
the frequency range select pin (FS) is changed during opera-
tion of the UT7R995/UT7R995C, the PD/DIV must be driven
low for a minimum of 3s to guarantee the transition from one
FS range to the next, ensuring the reliable start up of the newly
selected PLL oscillator.
The UT7R995 and UT7R995C both interface to a digital clock
while the UT7R995C will also interface to a quartz crystal.
4F0
4F1
sOE
PD/DIV
PE/HD
V
DD
V
DD
Q3
3Q1
3Q0
V
SS
V
SS
V
DD
FB
V
DD
V
SS
V
SS
2Q1
2Q0
V
DD
Q1
LOCK
V
SS
DS0
DS1
1F0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
3F1
3F0
FS
V
SS
V
SS
V
DD
Q4
4Q1
4Q0
V
SS
V
SS
V
DD
XTAL1
NC/XTAL2
V
DD
V
SS
V
SS
1Q1
1Q0
V
DD
Q1
V
SS
TEST
2F1
2F0
1F1
UT7R995
&
UT7R995C
Figure 1. 48-Lead Ceramic Flatpack Pin Description
求助,为什么一直显示您有新短消息
但打开后又没有!~声音还一直提示,只好关闭了遨游的声音,但其他网页也收到影响啊?...
larrybirdkobe 为我们提建议&公告
uClinux设备驱动程序的设计与编写
uClinux设备驱动程序的设计与编写 转载: uClinux设备驱动程序的设计与编写 1设备驱动程序的一般编写步骤 (1) 确定设备的主设备号 (2) 填充static struct file_operation这样的结构 ......
songbo Linux开发
请教GD32E230C开发板如何设置I2C1?
我想开启I2C1,使用PF6和PF7两个引脚,我参照I2C0配置了引脚,代码如下: void i2c_gpio_config(void) { /* enable GPIOB clock 启用GPIOB时钟*/ rcu_periph_clock_enable(RCU_ ......
hujj GD32 MCU
CE数据库
{ MessageBox(_T("打开或新建数据卷失败")); ...
天凉好个秋 嵌入式系统
菜鸟求助关于低功耗的问题
最近学习MSP430F149有关于低功耗的知识,但是不太懂。就是什么场合下可以运用低功耗模式?比如说外围模块在运行时就可以运用低功耗??求大神解答,问题可能笼统,请谅解 ...
王一天 微控制器 MCU
GPRS移植过程中的问题,PPP是不是必须的?
刚进入这个行业,对GPRS有一些陌生。 之前测试的时候,用PC连手机模块,进行PPP拨号,能够正常上网。 现在要直接在手机上上网,要求不使用PPP。 现在的问题是,我发送的IP数据包收不到响应。 ......
ljz1023 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2632  2685  1544  1931  1696  53  55  32  39  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved