电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC86MX_NL

产品描述XOR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PDSO14, 0.150 INCH, LEAD FREE, MS-012, SOIC-14
产品类别逻辑   
文件大小286KB,共10页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 全文预览

74VHC86MX_NL概述

XOR Gate, ALVC/VCX/A Series, 4-Func, 2-Input, CMOS, PDSO14, 0.150 INCH, LEAD FREE, MS-012, SOIC-14

74VHC86MX_NL规格参数

参数名称属性值
厂商名称Fairchild
零件包装代码SOIC
包装说明SOP,
针数14
Reach Compliance Codeunknown
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G14
JESD-609代码e3/e4
长度8.6235 mm
逻辑集成电路类型XOR GATE
功能数量4
输入次数2
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
传播延迟(tpd)16.5 ns
认证状态Not Qualified
座面最大高度1.753 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN/NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度3.9 mm
Base Number Matches1

文档预览

下载PDF文档
74VHC86 — Quad 2-Input Exclusive-OR Gate
February 2008
74VHC86
Quad 2-Input Exclusive-OR Gate
Features
High Speed: t
PD
=
4.8ns (typ.) at V
CC
=
5V
Low Power Dissipation: I
CC
=
2µA (max.) @ T
A
=
25°C
High Noise Immunity: V
NIH
=
V
NIL
=
28% V
CC
(min.)
Power down protection is provided on all inputs
Low Noise: V
OLP
=
0.8V (max.)
Pin and Function Compatible with 74HC86
General Description
The VHC86 is an advanced high speed CMOS Quad
Exclusive OR Gate fabricated with silicon gate CMOS
technology. It achieves the high speed operation similar
to equivalent Bipolar Schottky TTL while maintaining the
CMOS low power dissipation.
An input protection circuit ensures that 0V to 7V can be
applied to the input pins without regard to the supply
voltage. This device can be used to interface 5V to 3V
systems and on two supply systems such as battery
back up. This circuit prevents device destruction due to
mismatched supply and input voltages.
Ordering Information
Order Number
74VHC86M
74VHC86SJ
74VHC86MTC
74VHC86N
Package
Number
M14A
M14D
MTC14
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150"
Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1992 Fairchild Semiconductor Corporation
74VHC86 Rev. 1.4.0
www.fairchildsemi.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 871  1936  1532  1470  1449  46  9  7  14  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved