电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V293L10PFGI

产品描述FIFO, 64KX18, 6.5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80
产品类别存储   
文件大小381KB,共45页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

72V293L10PFGI概述

FIFO, 64KX18, 6.5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80

72V293L10PFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP, QFP80,.64SQ
针数80
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间6.5 ns
其他特性IT CAN ALSO BE CONFIGURED AS 128K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
备用内存宽度9
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G80
JESD-609代码e3
长度14 mm
内存密度1179648 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量80
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP80,.64SQ
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最大压摆率0.035 mA
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
*
**
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2009
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2009
DSC-4666/16
啃一口黑苹果
本帖最后由 574433742 于 2016-3-28 09:21 编辑 此帖不是教程,只是简要的分享一下黑苹果安装过程。 234658 生命在于折腾 :) 工具:DiskGenius 、硬盘助手、Kext Wizar ......
574433742 聊聊、笑笑、闹闹
FPGA设计指南:器件、工具和流程.pdf
今天生日,发个资料:):):)...
白丁 FPGA/CPLD
关于液晶的显示的问题
#include #define uint unsigned int #define uchar unsigned char sbit lcdrs=P1^0; sbit lcdrw=P1^1; sbit lcden=P1^2; void delay(uint z) { uint x,y; for(x=z;x>0;x--) for ......
liufengjing9 51单片机
求助,用过MAX1898电源管理芯片的大侠进
如图我用单片机和此芯片连接作了个充电器。,CT和RESTRT之间的电容,是100nf,根据数据手册的公式其充电时间是最多3小时,但是我接上电池1小时后,LED就开始闪烁了。手册给出了四种情况,我的就属 ......
zxpla 单片机
TI ADC采集板的PHI EVM Controller资料上哪找?
下边这款ADC评估板附带一块PHI EVM Controller的资料不知道哪里能弄到 ADS8588S EVM.exe连接电脑后能不能实现8路数据200ksps的数据同步采集并保存到电脑? http://www.ti.com.cn/tool/cn/ ......
littleshrimp 模拟与混合信号
为什么在TI官网下载的器件仿真模型每一个解压之后都有很多个的文件
为什么在TI官网下载的器件仿真模型每一个解压之后都有很多个的文件,我如果用AD仿真应该怎么进行? eeworldpostqq...
JFET 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 94  26  462  553  108  21  20  26  22  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved