电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530VC75M0000DG

产品描述CMOS Output Clock Oscillator, 75MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530VC75M0000DG概述

CMOS Output Clock Oscillator, 75MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530VC75M0000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率75 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
那位大哥帮帮忙,我要寻迹小车的电路图,只要简单的寻迹和蔽障就可以了
只要简单的寻迹和蔽障就可以了。谢谢了!!!!...
隐子 单片机
示波器上居然是正弦波
来自EEWORLD合作群:arm linux fpga 嵌入0(49900581) 群主:wangkj...
Jason 测试/测量
问一下MSP430FR5969开发使用什么仿真器
问一下大神们,MSP430FR5969开发使用什么仿真器,板子上要留和开发板一样的USB口吗? ...
火辣西米秀 微控制器 MCU
修改platform.reg要重新sysgen吗?
RT 呵呵,搞了这么久,这个问题没搞清,失败啊...
demingn 嵌入式系统
【是德征文】初入职场的故事
无意间看到是德示波器的活动,而我和是德示波器的缘分,必须要谈到一个人——波哥。 波哥年龄大约是35岁左右,是我初入职场的组长,他每天都背着他那有点怪怪的黑色背包上下班, ......
常见泽1 测试/测量
C5509A中断函数与中断向量表关联的问题
我是想通过定时器0实现中断定时void PLL_init() { CLKMD = 0x2cd4; //fclk = 100MHz, clkout = 50MHz }void timer0_init() { PRD0 = 9999; PRSC0 = 9; TCR0 = 0x0D38; //TOUT = 500Hz ......
莫名的好感 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1077  2752  1554  2817  864  55  58  33  46  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved