电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530KA1225M00DGR

产品描述CMOS/TTL Output Clock Oscillator, 1225MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530KA1225M00DGR概述

CMOS/TTL Output Clock Oscillator, 1225MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KA1225M00DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率1225 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
beaglebone编译u-boot
Beaglebone虽然有制作u-boot和kernel工具,但是在驱动开发时,并不能通过工具添加进各模块,所以我们还是要对u-boot和内核进行编译,此时就涉及到环境搭建。 在linux中,搭建开发环境是非常 ......
youyou_hu111 DSP 与 ARM 处理器
南京万利,请保证我们ST-LINK-II用户的权益
我是3月份买的ST-LINK-II,只能用在IAR4.42A下,那时候ST-LINK-III还没出来呢,只过了一个多月的时间ST-LINK-III就出来了,并且支持目前最新版本的IAR,那么我们这些数量庞大的ST-LINK-II ......
feigou stm32/stm8
跟夏老师学FPGA(8)verilog中reg和wire的不同点
http://www.tudou.com/v/cz6jBcsFzSQ/v.swf...
soso FPGA/CPLD
一帧数据怎么按字节从低位到高位发送?
数据经过组帧之后,一帧包含8个字节,一共64位,fram, 本来从高到底,按照顺序从fram发送到fram,只需要一个计数器就行了。 现在如果每个字节都从低到高发送,得先从fram发到fram,再依次类推 ......
scyshuier FPGA/CPLD
10个计算机算法,可以了解主导物联
如果对算法有所了解,读这篇文章时你可能会问“作者知道算法为何物吗?”,或是“Facebook的‘信息流’(News Feed)算是一种算法吗?”,如果“信息流”是算法,那就可以把所有事物都归结为一种 ......
constant 机器人开发
P0赋值问题
ORG 0000HLJMP STARTORG 0040HSTART: MOV R7,#04H; MOV R6,#0FEH ; MOV DPTR, #TAB ; LOOP:MOV A,R7 MOVC A,@A+DPTR; MOV P2,#48H ; MOVX @R0,A; MOV A,R6; MOV P2,#88H; MOVX @R0,A; RL A; MO ......
feiyun 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2828  135  936  2703  1322  45  10  7  26  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved