电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5350C-B03478-GT

产品描述Clock Generators & Support Products Any Frequency, Any Output, Ref Clock Input, 3-Output LVCMOS Clock Gen
产品类别半导体    模拟混合信号IC   
文件大小1MB,共31页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5350C-B03478-GT在线购买

供应商 器件名称 价格 最低购买 库存  
SI5350C-B03478-GT - - 点击查看 点击购买

SI5350C-B03478-GT概述

Clock Generators & Support Products Any Frequency, Any Output, Ref Clock Input, 3-Output LVCMOS Clock Gen

SI5350C-B03478-GT规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
系列
Packaging
Tube

文档预览

下载PDF文档
S i 5 3 5 0 C- B
F
ACTORY
- P
ROGRAMMABLE
A
NY
- F
REQUENCY
CMOS
C
L O C K
G
ENERATOR
+ PLL
Features
www.silabs.com/custom-timing
Generates up to 8 non-integer-related
frequencies from 2.5 kHz to 200 MHz
Exact frequency synthesis at each
output (0 ppm error)
Glitchless frequency changes
Low output period jitter: < 70 ps pp, typ
Configurable Spread Spectrum
selectable at each output
User-configurable control pins:

Output Enable (OEB_0/1/2)

Power Down (PDN)

Frequency Select (FS_0/1)

Spread Spectrum Enable (SSEN)

Loss of Lock Status (LOLB)
Supports static phase offset
Rise/fall time control
Operates from a low-cost, fixed
frequency crystal: 25 or 27 MHz
Separate voltage supply pins provide
level translation:

Core VDD: 1.8V, 2.5 V or 3.3 V

Output VDDO: 1.8 V, 2.5 V, or 3.3 V
Excellent PSRR eliminates external
power supply filtering
Very low power consumption (25 mA
core, typ)
Available in 2 packages types:

10-MSOP: 3 outputs

20-QFN (4x4 mm): 8 outputs
PCIE Gen 1 compliant
Supports HCSL compatible swing
10-MSOP
20-QFN
Applications
Ordering Information:
See Page 18
HDTV, DVD/Blu-ray, set-top box
Audio/video equipment, gaming
Printers, scanners, projectors
Handheld instrumentation
Residential gateways
Networking/communication
Servers, storage
XO replacement
Description
The Si5350C generates free-running and/or synchronized clocks selectable on each
of its outputs. A dual PLL + high resolution MultiSynth
TM
fractional divider
architecture enables this user-definable custom timing device to generate any of the
specified output frequencies at any of its outputs. This allows the Si5350C to replace
a combination of crystals, crystal oscillators, and synchronized clocks (PLL). Custom
pin-controlled Si5350C devices can be requested using the ClockBuilder web-based
part number utility (www.silabs.com/ClockBuilder).
Functional Block Diagram
Rev. 1.0 4/15
Copyright © 2015 by Silicon Laboratories
Si5350C-B
求pkfuncs.h和ceddk.lib文件
哪位装了platform builder,麻烦发一下pkfuncs.h还有对应的lib给我啊.谢谢nanzhicheng at 126 dot com...
chinaxu1986 嵌入式系统
关于STM8输出问题
在手册中写到Px_ODR可以位输出; 原文如下: Bit read-modify-write instructions (BSET,BRST) can be used on the DR register to drive an individual pin without affecting the others ......
hefang05119 stm32/stm8
LPC1114开发板编译下载仿真问题解决方法!!
昨天,在写流水灯程序的时候。打算用PIO0去实现12个流水灯的实验,程序一下子编写好了,接着编译下载,之后调试,成功!!点击仿真界面全速运行按钮,PIO0_0--PIO_3端口LED灯没有反应,而其余工 ......
GONGHCU NXP MCU
每日一蛋。。。
0...
zhuweibing 嵌入式系统
【推荐有礼】说说你认为值得推荐的TI MCU课程!
活动时间:即日起——7月24日 活动形式: 将最喜欢的TI MCU课程在TI 技术论坛相应的版块单独发帖,分享学习心得&课程内容对我工作项目带来帮助等推荐理由! 字数:不小于300字,最好能与 ......
maylove 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 670  1605  1839  1479  2093  57  53  28  18  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved