电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335A-B08757-GMR

产品描述Clock Generators & Support Products 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (Xtal Input)
产品类别半导体    模拟混合信号IC   
文件大小1MB,共47页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5335A-B08757-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335A-B08757-GMR - - 点击查看 点击购买

SI5335A-B08757-GMR概述

Clock Generators & Support Products 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (Xtal Input)

SI5335A-B08757-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Clock Generators
Maximum Input Frequency350 MHz
Max Output Freq350 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Box
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks
Jitter1 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
夏宇闻著作:从算法设计到硬线逻辑的实现
从算法设计到硬线逻辑的实现 编辑 目 录1内容介绍 1内容介绍本书是《从算法设计到硬线逻辑的实现--复杂数字逻辑系统的Verilog HDL设计技术和方法》的配套用书。主要内容包括12 ......
CMika FPGA/CPLD
我的电赛分享——塞翁失马焉知非福
本帖最后由 lb8820265 于 2019-7-10 17:40 编辑 时光荏苒,转瞬间就是6年的时光。2013年参加电赛的种种经历,历历在目,犹在眼前。 为何参加电赛 先自我介绍一下,我叫李斌。为何 ......
lb8820265 电子竞赛
wince5 输入法问题
请教:想在wince5系统中加入输入法,应该怎么做呢? 已经有了一个拼音输入法的所有数据,想把这些数据放在flash中,注册表中将路径设置好。但是无法启动输入法!是不是还要做些什么操作呢?...
fjj252630 嵌入式系统
【试用心得】外传——《手把手教你移植InfoNES(到HANKER-LM4F232)》更新至20131022
未完待续……更新至2013.10.22 - 20:07 温馨提示,本文中每个部分涉及到的工程包括源文件,都可以在本文的最后发现下载链接哟! 太可恶了,突然间又设置了神马审核,说不能编辑已经通过审核的 ......
sjtitr 微控制器 MCU
【TI 无线主题征集】10W无线充电解决方案
本帖最后由 youzizhile 于 2014-12-5 13:22 编辑 1 概述对于个手机等手持设备而言,数据线插接一直是一个比较费事的问题。如何能在实现手机放置自动充电而不需要连接数据线一直是一个比较 ......
youzizhile 无线连接
问个多个PWM设置冲突的问题?
【关键点:】 TCFG0 寄存器的设置 【手册描述:】 Prescaler 1 These 8 bits determine prescaler value for Timer 2, 3 and 4. 0x00 Prescaler 0 These 8 bits determine prescaler va ......
78900 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1132  2666  1174  2643  36  58  12  1  31  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved