电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338P-B04734-GM

产品描述Clock Generators & Support Products I2C Control, 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (2 Diff, 2 SE)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5338P-B04734-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338P-B04734-GM - - 点击查看 点击购买

SI5338P-B04734-GM概述

Clock Generators & Support Products I2C Control, 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (2 Diff, 2 SE)

SI5338P-B04734-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Programmable Clock Generators
Maximum Input Frequency350 MHz
Max Output Freq350 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Tray
输出类型
Output Type
HSTL, SSTL
产品
Product
Clock Generators
Jitter9 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
“新一代宽带无线移动通信网”国家科技重大专项实施方案通过
CCTV.com消息(新闻联播12月26日播出):国务院总理温家宝今天主持召开国务院常务会议,审议并原则通过新一代宽带无线移动通信网、水体污染控制与治理和重大新药创制三个国家科技重大专项实施方案 ......
ssbrida 无线连接
工作需要半个月让我写四个驱动程序,Opc,DDE,MODBUS Tcp/Ip, 数据库驱动,以前都没接触过。时间紧,另外还有两个控件要调试。请各位前辈指教指教。
我们做的是一个组态软件,用来监控的。 对于获取数据部分。 半个月让我写四个驱动程序, Opc接口 DDE接口 MODBUS Tcp/Ip通讯 数据库驱动, 对于数据库驱动,我的理解是,写个程序,抓取 ......
feeboo 嵌入式系统
wince6的问题
采用s3c6410,现在有哪些开发板比较好。 一般做法,启动速度几秒? 如果我们的应用程序代码从wince5移植到wince6,一般需要注意什么? ...
mallee 嵌入式系统
关于IIC通用读写程序问题
这一阵在研究IIC总线的读写问题,以24LC64为例,写了一个verilog例程,无论是字节读写还是页读写都没有问题,工作正常。其中的读写程序都是集合在一个module中。现在要写一个通用的IIC读写程序 ......
eeleader-mcu FPGA/CPLD
【学习Sitara™ AM335x】- cracking pdf-file passwords
cracking pdf-file passwords with a beaglebone board105650...
chenzhufly DSP 与 ARM 处理器
物联网小课堂之NB-IoT黑科技——低功耗技术
NB-IoT,即Niubility Internet of Things。 啪。。。 https://developer.huawei.com/ict/forum/data/attachment/forum/201810/12/103454qfg6l8atl344ife7.jpg Sorry,刚刚 ......
中移模组 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2028  994  587  1180  2609  10  27  59  1  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved