电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556S133BQG8

产品描述ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165
产品类别存储    存储   
文件大小640KB,共28页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

71V3556S133BQG8概述

ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165

71V3556S133BQG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codeunknown
最长访问时间4.2 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.3 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V3556S/XS
IDT71V3558S/XS
IDT71V3556SA/XSA
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
FEBRUARY
2009
1
©2006 Integrated Device Technology, Inc.
DSC-5281/09

71V3556S133BQG8相似产品对比

71V3556S133BQG8 71V3556S100BQGI8 71V3556XSA200BQG 71V3556XS200BGG 71V3556S133BQGI8 71V3556S166BQ8
描述 ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165 ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165 ZBT SRAM, 128KX36, 3.2ns, CMOS, PBGA165, 13 X 15 MM, ROHS COMPLIANT, FBGA-165 ZBT SRAM, 128KX36, 3.2ns, CMOS, PBGA119, 14 X 22 MM, ROHS COMPLIANT, PLASTIC, MS-028AA, BGA-119 ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165 ZBT SRAM, 128KX36, 3.5ns, CMOS, PBGA165
是否Rohs认证 符合 符合 符合 符合 符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Reach Compliance Code unknown unknown compliant compliant unknown not_compliant
最长访问时间 4.2 ns 5 ns 3.2 ns 3.2 ns 4.2 ns 3.5 ns
最大时钟频率 (fCLK) 133 MHz 100 MHz 200 MHz 200 MHz 133 MHz 166 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B119 R-PBGA-B165 R-PBGA-B165
JESD-609代码 e1 e1 e1 e1 e1 e0
内存密度 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit
内存集成电路类型 ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM
内存宽度 36 36 36 36 36 36
湿度敏感等级 3 3 3 3 3 3
端子数量 165 165 165 119 165 165
字数 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words
字数代码 128000 128000 128000 128000 128000 128000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 85 °C 70 °C 70 °C 85 °C 70 °C
组织 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA TBGA BGA BGA BGA
封装等效代码 BGA165,11X15,40 BGA165,11X15,40 BGA165,11X15,40 BGA119,7X17,50 BGA165,11X15,40 BGA165,11X15,40
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY GRID ARRAY GRID ARRAY
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
电源 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
最大待机电流 0.04 A 0.045 A 0.04 A 0.04 A 0.045 A 0.04 A
最小待机电流 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V
最大压摆率 0.3 mA 0.255 mA 0.4 mA 0.4 mA 0.31 mA 0.35 mA
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1.27 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Base Number Matches 1 1 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 509  1408  681  375  1742  54  53  23  55  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved