电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5341B-D06997-GM

产品描述Clock Generators & Support Products Ultra Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Clock Generator
产品类别半导体    模拟混合信号IC   
文件大小5MB,共53页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5341B-D06997-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5341B-D06997-GM - - 点击查看 点击购买

SI5341B-D06997-GM概述

Clock Generators & Support Products Ultra Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Clock Generator

SI5341B-D06997-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products

文档预览

下载PDF文档
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
wince6.0操作系统定制
请教高手指教一下, wince6.0下的media player 9能否支持连接pc上的media player 9 我把有关media 的所有选项都包括了,可还是不行, 请高人指导一下,给一个操作系统的曹建定制的实例。 ......
test12 嵌入式系统
用CCS开发DSP应用程序的代码结构、加电装载及在线编程
1、DSP应用程序代码结构,有三种: ○ 纯汇编; ○ 纯C语言; ○ 汇编+C语言。 这三种结构还可插入带CSL或不带CSL的DSP/BIOS API。为了加快应用程序的开发,现 ......
Jacktang 微控制器 MCU
BBB LCD Cape 颜色偏粉红
大家好,我的LCD Cape终于可以工作了。LCD的四十个引脚我都是直接接相应的电压值,没有接任何的电容电阻,不知道有没有影响。 ...
651927693 DSP 与 ARM 处理器
wince 与Linux usb 通信
要在WINCE和LINUX 主机之间采用USB接口实现视频文件传输,WINCE 端采集视频数据并存储在SD卡中,数据通过USB口传输给LINUX设备,WINCE 端该如何实现该功能? 不知如何下手,疑惑如下 【1】W ......
lelte Linux开发
下载繁琐
能不能直接下载,不用提示,好麻烦!...
lhaiyang1316 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1317  470  2432  230  1730  26  52  41  36  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved