电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5350C-B08514-GMR

产品描述Clock Generators & Support Products Any Frequency, Any Output, Ref Clock Input, 8-Output LVCMOS Clock Gen
产品类别半导体    模拟混合信号IC   
文件大小1MB,共31页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5350C-B08514-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5350C-B08514-GMR - - 点击查看 点击购买

SI5350C-B08514-GMR概述

Clock Generators & Support Products Any Frequency, Any Output, Ref Clock Input, 8-Output LVCMOS Clock Gen

SI5350C-B08514-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products

文档预览

下载PDF文档
S i 5 3 5 0 C- B
F
ACTORY
- P
ROGRAMMABLE
A
NY
- F
REQUENCY
CMOS
C
L O C K
G
ENERATOR
+ PLL
Features
www.silabs.com/custom-timing
Generates up to 8 non-integer-related
frequencies from 2.5 kHz to 200 MHz
Exact frequency synthesis at each
output (0 ppm error)
Glitchless frequency changes
Low output period jitter: < 70 ps pp, typ
Configurable Spread Spectrum
selectable at each output
User-configurable control pins:

Output Enable (OEB_0/1/2)

Power Down (PDN)

Frequency Select (FS_0/1)

Spread Spectrum Enable (SSEN)

Loss of Lock Status (LOLB)
Supports static phase offset
Rise/fall time control
Operates from a low-cost, fixed
frequency crystal: 25 or 27 MHz
Separate voltage supply pins provide
level translation:

Core VDD: 1.8V, 2.5 V or 3.3 V

Output VDDO: 1.8 V, 2.5 V, or 3.3 V
Excellent PSRR eliminates external
power supply filtering
Very low power consumption (25 mA
core, typ)
Available in 2 packages types:

10-MSOP: 3 outputs

20-QFN (4x4 mm): 8 outputs
PCIE Gen 1 compliant
Supports HCSL compatible swing
10-MSOP
20-QFN
Applications
Ordering Information:
See Page 18
HDTV, DVD/Blu-ray, set-top box
Audio/video equipment, gaming
Printers, scanners, projectors
Handheld instrumentation
Residential gateways
Networking/communication
Servers, storage
XO replacement
Description
The Si5350C generates free-running and/or synchronized clocks selectable on each
of its outputs. A dual PLL + high resolution MultiSynth
TM
fractional divider
architecture enables this user-definable custom timing device to generate any of the
specified output frequencies at any of its outputs. This allows the Si5350C to replace
a combination of crystals, crystal oscillators, and synchronized clocks (PLL). Custom
pin-controlled Si5350C devices can be requested using the ClockBuilder web-based
part number utility (www.silabs.com/ClockBuilder).
Functional Block Diagram
Rev. 1.0 4/15
Copyright © 2015 by Silicon Laboratories
Si5350C-B
请教大家中断的问题,执行NVIC_Init时,出了问题
voidNVIC_Configuration(void){NVIC_InitTypeDefNVIC_InitStructure;#ifdefVECT_TAB_RAM/*SettheVectorTablebaselocationat0x20000000*/NVIC_SetVectorTable(NVIC_VectTab_RAM,0x0);#else/ ......
bareydai stm32/stm8
黑金AX301-Altera FPGA视频图像处理套件(九成新)
完整的黑金AX301-Altera FPGA开发板套件,包含下载器,4.3寸显示屏和OV7670摄像头,适合视频图像处理开发学习263112 现价200-包邮 企鹅:一零九九七九一一九七 ...
CP19940613 淘e淘
合纵物联Zigbee多点组网实验
下面是我们团队录制的组网视频,由于时间仓促,如有不足,希望大伙能提出宝贵的意见,我们必定虚心的采纳,也同时感谢论坛广大电子朋友对我们时刻的关注。在视频中我们采用了14个Zigbee节点组 ......
合纵物联团队 无线连接
学模拟+运放的封装级微调( e-Trim)
本帖最后由 dontium 于 2015-1-23 11:41 编辑 读博文《封装级微调与其它失调校正法的比较》(deyisupport./blog/b/signalchain/archive/2014/02/17/51622.aspx)为了减低运放的失调电压(VOS) ......
sacq 模拟与混合信号
用2803 驱动2个继电器实现同步电机正反转,不能正常工作,原因在哪里?
void main() { while(1) { right; start; delay_1ms(3000); stop; delay_1ms(3000); left; ......
wh8010jky 51单片机
FPGA,CPLD,arm之间的联系和区别
●FPGA与CPLD的区别 系统的比较,与大家共享: 尽管FPGA和CPLD都是可编程ASIC器件,有很多共同特点,但由于CPLD和FPGA结构上的差异,具有各自的特点: ①CPLD更适合完成 ......
FPGA小牛 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1108  2902  174  339  978  6  17  48  11  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved