电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72240L15TPG

产品描述FIFO, 4KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28
产品类别存储    存储   
文件大小84KB,共11页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

72240L15TPG概述

FIFO, 4KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28

72240L15TPG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明DIP-28
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码R-PDIP-T28
JESD-609代码e3
长度34.67 mm
内存密度32768 bit
内存集成电路类型OTHER FIFO
内存宽度8
功能数量1
端子数量28
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4KX8
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
座面最大高度4.57 mm
最大待机电流0.005 A
最大压摆率0.04 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO™
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8 and 4,096 x 8
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT72420
IDT72200
IDT72210
IDT72220
IDT72230
IDT72240
FEATURES:
64 x 8-bit organization (IDT72420)
256 x 8-bit organization (IDT72200)
512 x 8-bit organization (IDT72210)
1,024 x 8-bit organization (IDT72220)
2,048 x 8-bit organization (IDT72230)
4,096 x 8-bit organization (IDT72240)
10 ns read/write cycle time (IDT72420/72200/72210/72220/72230/
72240)
Read and Write Clocks can be asynchronous or coincidental
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Almost-Empty and Almost-Full flags set to Empty+7 and Full-7,
respectively
Output enable puts output data bus in high-impedance state
Produced with advanced submicron CMOS technology
Available in 28-pin 300 mil plastic DIP
For surface mount product please see the IDT72421/72201/72211/
72221/72231/72241 data sheet
Green parts available, see ordering information
DESCRIPTION:
The IDT72420/72200/72210/72220/72230/72240 SyncFIFO™ are very
high-speed, low-power First-In, First-Out (FIFO) memories with clocked read
and write controls. These devices have a 64, 256, 512, 1,024, 2,048, and 4,096
x 8-bit memory array, respectively. These FIFOs are applicable for a wide
variety of data buffering needs, such as graphics, Local Area Networks (LANs),
and interprocessor communication.
These FIFOs have 8-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and a Write Enable pin (WEN). Data is written
into the Synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and a Read Enable pin (REN).
The Read Clock can be tied to the Write Clock for single clock operation or the
two clocks can run asynchronous of one another for dual clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
These Synchronous FIFOs have two endpoint flags, Empty (EF) and Full
(FF). Two partial flags, Almost-Empty (AE) and Almost-Full (AF), are provided
for improved system control. The partial (AE) flags are set to Empty+7 and Full-
7 for
AE
and
AF
respectively.
These FIFOs are fabricated using high-speed submicron CMOS technol-
ogy.
FUNCTIONAL BLOCK DIAGRAM
D0 - D7
WCLK
WEN
INPUT REGISTER
FLAG
LOGIC
RAM ARRAY
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8, 4,096 x 8
EF
AE
AF
FF
WRITE CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
OE
Q0 - Q7
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
REN
2680 drw01
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2018
DSC-2680/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
1

72240L15TPG相似产品对比

72240L15TPG 72210L15TPG 72230L15TPG 72200L15TPG
描述 FIFO, 4KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 512X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 2KX8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28 FIFO, 256X8, 10ns, Synchronous, CMOS, PDIP28, 0.300 INCH, GREEN, THIN, PLASTIC, DIP-28
是否无铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 DIP DIP DIP DIP
包装说明 DIP-28 DIP, DIP28,.3 DIP, DIP28,.3 DIP, DIP28,.3
针数 28 28 28 28
Reach Compliance Code compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
最长访问时间 10 ns 10 ns 10 ns 10 ns
最大时钟频率 (fCLK) 66.7 MHz 66.7 MHz 66.7 MHz 66.7 MHz
周期时间 15 ns 15 ns 15 ns 15 ns
JESD-30 代码 R-PDIP-T28 R-PDIP-T28 R-PDIP-T28 R-PDIP-T28
JESD-609代码 e3 e3 e3 e3
长度 34.67 mm 34.671 mm 34.671 mm 34.671 mm
内存密度 32768 bit 4096 bit 16384 bit 2048 bit
内存集成电路类型 OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
内存宽度 8 8 8 8
功能数量 1 1 1 1
端子数量 28 28 28 28
字数 4096 words 512 words 2048 words 256 words
字数代码 4000 512 2000 256
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 4KX8 512X8 2KX8 256X8
可输出 YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 DIP DIP DIP DIP
封装等效代码 DIP28,.3 DIP28,.3 DIP28,.3 DIP28,.3
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 IN-LINE IN-LINE IN-LINE IN-LINE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 5 V 5 V 5 V 5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.57 mm 4.572 mm 4.572 mm 4.572 mm
最大待机电流 0.005 A 0.005 A 0.005 A 0.005 A
最大压摆率 0.04 mA 0.04 mA 0.04 mA 0.04 mA
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V
表面贴装 NO NO NO NO
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
端子节距 2.54 mm 2.54 mm 2.54 mm 2.54 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 7.62 mm 7.62 mm 7.62 mm 7.62 mm
Base Number Matches 1 1 1 1
Is Samacsys - N N N

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1206  1203  611  369  1839  25  13  8  38  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved