电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V233L6PFG8

产品描述FIFO, 1KX18, 4ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80
产品类别存储    存储   
文件大小287KB,共45页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V233L6PFG8概述

FIFO, 1KX18, 4ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80

72V233L6PFG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
包装说明LQFP,
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间4 ns
其他特性IT CAN ALSO BE CONFIGURED AS 2K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间6 ns
JESD-30 代码S-PQFP-G80
长度14 mm
内存密度18432 bit
内存宽度18
功能数量1
端子数量80
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MARCH 2018
DSC-4666/18
tftp配置、下载和运行
一、tftp的配置: 1、用网线将开发板和电脑连接起来; 2、板子接电源启动 u-boot,三秒内按任意键进入命令行,可设置板子ip, 服务器 ip,网关等,其中,serverip 要 ......
夏雨的午夜 嵌入式系统
卡拉OK里自动移相移频电路图,需要的收藏
卡拉OK里自动移相移频电路图 ...
marvyyang 电路观察室
win ce 界面控件透明
我做的对话框有张背景,所以添上的控件需透明才好看,比如CStatic控件。 哪位有什么方法介绍? 对话框添背景图(BMP格式)哪位有什么更好的方法,我觉得我采用的不好 thanks....
63745006 嵌入式系统
EEworld&TI 喊你来玩ble+zigbee+6lowpan!有芯片和PCB送!(已公布入围名单)
>>CC2650共学活动入围名单! 【我们要做的事】 做个CC2650无线开发板或应用开发板(必须基于CC2650>>查看官方资料),写一些相关无线文章(每月1~2篇),交一些无线领域的小伙伴儿! ......
EEWORLD社区 无线连接
一个怪现象:flash无法采用块写模式循环写入超过256+56字节?
芯片:F449 现象:通过RAM采用块写模式向主Flash存储区0xEA00(远离代码区)写入128*8字节的数据。采用一个循环,使地址递增,但只能写入两个128B字节,写第三个的时间地址自动跳回第1个地址( ......
kafei 微控制器 MCU
今日10点开播:传感器在工业电机里的发展及最新应用
直播时间:今日(周五)10:00-11:30 直播主题:传感器在工业电机里的发展及最新应用 直播简介: 定子铁芯老化对发电机的影响会有多大?高品质定子传感器对延长发动机使用寿命有都重要 ......
EEWORLD社区 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2260  2250  2276  807  621  52  57  59  11  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved