电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5345D-D06995-GMR

产品描述Clock Synthesizer / Jitter Cleaner Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Jitter Attenuator
产品类别半导体    模拟混合信号IC   
文件大小1MB,共60页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5345D-D06995-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5345D-D06995-GMR - - 点击查看 点击购买

SI5345D-D06995-GMR概述

Clock Synthesizer / Jitter Cleaner Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Jitter Attenuator

SI5345D-D06995-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner

文档预览

下载PDF文档
Si5345/44/42 Rev D Data Sheet
10-Channel, Any-Frequency, Any-Output Jitter Attenuator/
Clock Multiplier
These jitter attenuating clock multipliers combine fourth-generation DSPLL
and
MultiSynth
technologies to enable any-frequency clock generation and jitter attenu-
ation for applications requiring the highest level of jitter performance. These devices
are programmable via a serial interface with in-circuit programmable non-volatile
memory (NVM) so they always power up with a known frequency configuration. They
support free-run, synchronous, and holdover modes of operation, and offer both au-
tomatic and manual input clock switching. The loop filter is fully integrated on-chip,
eliminating the risk of noise coupling associated with discrete solutions. Furthermore,
the jitter attenuation bandwidth is digitally programmable, providing jitter perform-
ance optimization at the application level. Programming the Si5345/44/42 is easy
with Silicon Labs’
ClockBuilder Pro
software. Factory preprogrammed devices are
also available.
Applications:
• OTN muxponders and transponders
• 10/40/100 G networking line cards
• GbE/10 GbE/100 GbE Synchronous Ethernet (ITU-T G.8262)
• Carrier Ethernet switches
• SONET/SDH line cards
• Broadcast video
• Test and measurement
• ITU-T G.8262 (SyncE) compliant
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• External Crystal: 25 to 54 MHz
• Input frequency range
• Differential: 8 kHz to 750 MHz
• LVCMOS: 8 kHz to 250 MHz
• Output frequency range
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Meets G.8262 EEC Option 1, 2 (SyncE)
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5345: 4 input, 10 output, 64-QFN 9×9 mm
• Si5344: 4 input, 4 output, 44-QFN 7×7 mm
• Si5342: 4 input, 2 output, 44-QFN 7×7 mm
XA
OSC
IN0
4 Input
Clocks
IN1
IN2
÷INT
÷INT
÷INT
÷INT
XB
Si5342
MultiSynth
MultiSynth
DSPLL
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5345
OUT8
OUT9
Si5344
Up to 10
Output Clocks
IN3/FB_IN
Status Flags
I2C / SPI
Status Monitor
Control
NVM
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.1
Rssi與網絡設置問題
各位大神好 小弟最近做專題 遇到一個問題 以下是我zigbee的規格 設定軟體用的是x-ctu 127627 我要在一個大空間內 (空間內>10個rounter) 用ATDB 抓取Rssi值後 判斷某兩個router之 ......
rexkinkikids 无线连接
求推荐一款基于MPC83xx+VxWorks的开发板
求推荐一款基于MPC83xx+VxWorks的开发板? 不甚感激...
flylmind 实时操作系统RTOS
FPGA入门问题解答精选
本帖收集了本版网友提出,并得已解决的,具有代表性的一些问题!很多新FPGAer们可以查看这里的答复,就可以找到你要答案。在此,也感谢在本版回答问题的热心网友! 传感器及其信号调 ......
高进 FPGA/CPLD
自动控制理论发展综述
综述了自动控制理论的发展情况,指出自动控制理论所经历的三个发展阶段,即经典控制理论、现代控制理论和智能控制理论。最后指出,各种控制理论的复合能够取长补短,是控制理论的发展方向。...
frozenviolet 工业自动化与控制
超搞笑狗狗视频
超搞笑狗狗视频超搞笑狗狗视频 本帖最后由 随风北漂 于 2013-5-16 16:04 编辑 ]...
随风北漂 聊聊、笑笑、闹闹
摄像头EMC传导发射案例
摄像头EMC传导发射案例...
wsmjimmy PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2089  807  2862  1413  1259  54  15  50  6  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved