电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V251L20PFG8

产品描述FIFO, 8KX9, 12ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32
产品类别存储    存储   
文件大小108KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V251L20PFG8概述

FIFO, 8KX9, 12ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32

72V251L20PFG8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
包装说明LQFP,
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间12 ns
周期时间20 ns
JESD-30 代码S-PQFP-G32
长度7 mm
内存密度73728 bit
内存宽度9
功能数量1
端子数量32
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
FEATURES:
3.3 VOLT CMOS SyncFIFO™
IDT72V201, IDT72V211
256 x 9, 512 x 9,
IDT72V221, IDT72V231
1,024 x 9, 2,048 x 9,
IDT72V241, IDT72V251
4,096 x 9 and 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2018
DSC-4092/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
有没有51控制1602液晶的原理图和程序
简单点好,最好有点解释!给我一个啊,我的E-mail:panyaoem@126.com...
paddydong 嵌入式系统
钳位电路????
现在有一个输入电路需要将电压限制保护在-1V~1V之间... 感觉普通的二极管钳位电路好像不行诶...对1V来说,二极管压降和导通电压好像有点高了... 而且还要专门产生标准的-1V和1V电压... 还有木 ......
zgbkdlm 模拟与混合信号
各类电压标准
本帖最后由 郝旭帅 于 2018-9-1 10:03 编辑 在数字电路中,经常输入或者输出“高”、“低”电平,那么多高的电压标准算作是“高电平”呢?难道只有“0V”才算低电平?这些问题相信是任何 ......
郝旭帅 FPGA/CPLD
9月9提交WEBENCH设计,赢指甲剪四件套!
9月9日跟帖提交WEBENCH设计,一份就可以喔,就能赢指甲剪四件套! 满足以下三个条件100%有礼! 活动要求: 1、仅限在职工程师、科研人员、教师参与。 2、WEBENCH设计必须是今天本人设计的 ......
maylove 模拟与混合信号
各位师傅帮忙推荐下MOS管 需要"耐压值5000V电流大于30A 频率大于1M
各位师傅帮忙推荐下MOS管 需要"耐压值5000V电流大于30A 频率大于1M" 谢谢...
jingruixin 无线连接
12864打点程序出问题,各位高手帮帮忙啊
下面是我写的LCD12864的打点程序,使用Mega128控制的,为什么总是不对呢?大家帮忙看看啊! void set_dot(uchar x,uchar y,uchar color) { uchar x_dyte,x_byte;//横坐标在哪一个字节 ......
imzhh Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2822  1133  73  377  435  11  56  39  20  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved