电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5382E-E08223-GM

产品描述Clock Synthesizer / Jitter Cleaner Ultra-Low Phase Noise, Multi-PLL Wireless Jitter Attenuating Clock Multiplier
产品类别半导体    模拟混合信号IC   
文件大小860KB,共51页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5382E-E08223-GM概述

Clock Synthesizer / Jitter Cleaner Ultra-Low Phase Noise, Multi-PLL Wireless Jitter Attenuating Clock Multiplier

SI5382E-E08223-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner

文档预览

下载PDF文档
Si5381/82 Data Sheet
Multi-DSPLL Wireless Jitter Attenuating Clocks
KEY FEATURES
The Si5381/82 is a wireless multi-PLL, jitter-attenuating clock that leverages Silicon
Labs’ latest fourth-generation DSPLL technology to address the form factor, power, and
performance requirements demanded by radio area network equipment, such as small
cells, baseband units, and distributed antenna systems (DAS). The Si538x is the indus-
try’s first multi-PLL wireless clock generator family capable of replacing discrete, high-
performance, VCXO-based clocks with a fully integrated CMOS IC solution. The
Si5381/82 features a multi-PLL architecture that supports independent timing paths for
JESD wireless clocks with less than 85 fs typical phase jitter as well as Ethernet and oth-
er low-jitter, general-purpose clocks. DSPLL technology also supports free-run and hold-
over operation as well as automatic and hitless input clock switching. This unparalleled
integration reduces power and size without compromising the stringent performance and
reliability demanded in wireless applications.
Applications
• Pico cells, small cells
• Mobile backhaul
• Multiservice Distributed Access Systems (MDAS)
• Supports simultaneous wireless and
general-purpose clocking in a single
device
• Jitter performance: 85 fs RMS typ (12
kHz–20 MHz)
• Input frequency range:
• Differential: 8 kHz – 750 MHz
• LVCMOS: 8 kHz – 250 MHz
• Output frequency range:
• JESD204B: 480 kHz - 2.94912 GHz
• Differential: 1 Hz – 712.5 MHz
• LVCMOS: 480 kHz – 250 MHz
Si5381/82
Integrated XO Circuit
OSC
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
I C/SPI
÷INT
Control/
Status
÷INT
OUT9
OUT9A
2
OUT0A
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
OUT8
IN0
÷INT
DSPLL
C
DSPLL
D
DSPLL
A
DSPLL
B
Si5381
IN1
÷INT
IN2
÷INT
IN3
÷INT
Si5382
NVM
silabs.com
| Building a more connected world.
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
Preliminary Rev. 0.9

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2829  1071  1267  1028  812  31  5  26  56  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved