电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V36110L7.5PFG

产品描述FIFO, 128KX36, 5ns, Synchronous, CMOS, PQFP128, GREEN, PLASTIC, TQFP-128
产品类别存储   
文件大小467KB,共48页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

72V36110L7.5PFG概述

FIFO, 128KX36, 5ns, Synchronous, CMOS, PQFP128, GREEN, PLASTIC, TQFP-128

72V36110L7.5PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明GREEN, PLASTIC, TQFP-128
针数128
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间5 ns
周期时间7.5 ns
JESD-30 代码R-PQFP-G128
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存宽度36
湿度敏感等级3
功能数量1
端子数量128
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
36-BIT FIFO
65,536 x 36
131,072 x 36
IDT72V36100
IDT72V36110
FEATURES:
Choose among the following memory organizations:
IDT72V36100
65,536 x 36
IDT72V36110
131,072 x 36
Higher density, 2Meg and 4Meg SuperSync II FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
D
0
-D
n
(x36, x18 or x9)
WEN
WCLK/WR
LD SEN
*
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 36
131,072 x 36
WRITE POINTER
FLAG
LOGIC
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
6117 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2005 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2005
DSC-6117/12
通过结构体和函数指针进行菜单操作的一个实例
前天帮同学写了一个菜单,感觉对不太了解函数指针的同学来说有点借鉴意义,原程序如下,可以直接放在vc++6.0环境下运行,移植到单片机上也是非常的简单的! 程序如下: \\-------------------- ......
黑衣人 单片机
祝EEWorld的网友们新年快乐!
2015是个好年份,愿大家心想事成,快乐健康!...
chunyang 聊聊、笑笑、闹闹
自能门禁系统
本人大一学生一枚,最近学习了单片机,想自己制作一个智能门禁系统,有人做过吗?能不能指导一下我,有偿也可以,谢谢了! 来自一位好学的孩子的请求~:) ...
今况成空 DIY/开源硬件专区
觉得泰格功分器的幅度平衡,相位平衡还是差了点。
觉得泰格功分器的幅度平衡,相位平衡还是差了点。...
xujia525 无线连接
PT6312驱动三星段码屏 硬件设计 驱动源码
402294402295 402296 此内容由EEWORLD论坛网友ylyfxzsx原创,如需转载或用于商业用途需征得作者同意并注明出处 ...
ylyfxzsx DIY/开源硬件专区
常用逻辑的Verilog_HDL_实现
523338 ...
至芯科技FPGA大牛 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2124  1411  433  2332  1580  27  35  29  21  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved