电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

UC62LV4096JC-20

产品描述Low Power CMOS SRAM
文件大小135KB,共9页
制造商ETC
下载文档 全文预览

UC62LV4096JC-20概述

Low Power CMOS SRAM

文档预览

下载PDF文档
Low Power CMOS SRAM
256K X 16
Features:
• Vcc operation voltage : 1.5 V~ 3.6V
• Low power consumption :
35mA (Max.) operating current
2uA (Typ.) CMOS standby current
• High Speed Access time :
70ns (Max.) at Vcc = 1.5V
• Automatic power down when chip is deselected
• Three state outputs and TTL compatible
• Data retention supply voltage as low as 1.2V
• Easy expansion with CE\ and OE\ options
UC62LV4096
-55/-70
Description
The UC62LV4096 is a high performance, low power
CMOS Static Random Access Memory organized as 262,144
words by 16 and operates from 1.5 V to 3.6V supply voltage.
Advanced CMOS technology and circuit techniques provide
both high speed and low power features with a typical CMOS
standby current of 2uA and maximum access time of 70ns in
1.5V operation.
Easy memory expansion is provided enable (CE\), and
active LOW output enable (OE\) and three-state output
drivers.
The UC62LV4096 has an automatic power down feature,
reducing the power consumption significantly when chip is
deselected.
The US62LV4096 is available in the JEDEC standard 44
pin TSOP (Type II) and 48 pin mini-BGA.
PRODUCT FAMILY
Product Family
UC62LV4096JC
UC62LV4096KC
UC62LV4096AC
UC62LV4096JI
UC62LV4096KI
UC62LV4096AI
Operating
Tempature
0
~ 70
Vcc Range
Speed
(ns)
Vcc=1.5V(Max.)
Power Consumption
STANDBY
Operating
Vcc=3.3V(Typ.)
2uA
Vcc=3.6V(Max.)
35mA
Package
Type
TSOP-44
BGA-48
DICE
TSOP-44
BGA-48
DICE
1.5V ~ 3.6V
55/70
-40
~ 85℃
1.5V ~ 3.6V
55/70
2uA
35mA
PIN CONFIGURATIONS
A4
A3
A2
A1
A0
CE
DQ0
DQ1
DQ2
DQ3
VCC
GND
DQ4
DQ5
DQ6
DQ7
WE
A16
A15
A14
A13
A12
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A5
A6
A7
OE
UB
LB
DQ15
DQ14
DQ13
DQ12
GND
VCC
DQ11
DQ10
DQ9
DQ8
NC
A8
A9
A10
A11
A17
BLOCK DIAGRAM
ROW
DECODER
ROW
Address
ADDRESS INPUT
BUFFER
A0 - A17
MEMORY ARRAY
256K X 16 Bits
UC62LV4096JC
UC62LV4096JI
COL
Address
COLUMN DECODER
SENSE AMPLIFIER
&
WRITE DRIVER
X16
I/O BUFFER
CE
WE
OE
UB
LB
CONTROL INPUT
BUFFER
CONTROL
BLOCK
CE
WE
OE
UB
LB
LB
OE
A0
A1
A2
NC
DQ0 ~ DQ15
DQ8
UB
A3
A4
CE
DQ0
DQ9
DQ10
A5
A6
DQ1
DQ2
GND
DQ11
NC
A7
DQ3
VCC
VCC
DQ12
NC
A16
DQ4
GND
DQ14
DQ13
A14
A15
DQ5
DQ6
DQ15
NC
A12
A13
WE
DQ7
NC
A8
A9
A10
A11
A17
U-Chip Technology Corp. LTD.
Reserves the right to modify document contents without notice.
Preliminary
Rev. 1.0
PAGE
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 3  1567  209  1595  2629  1  32  5  33  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved