电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V35781SA166BGI8

产品描述Cache SRAM, 256KX18, 3.5ns, CMOS, PBGA119, BGA-119
产品类别存储   
文件大小287KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V35781SA166BGI8概述

Cache SRAM, 256KX18, 3.5ns, CMOS, PBGA119, BGA-119

71V35781SA166BGI8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
包装说明BGA-119
Reach Compliance Codenot_compliant
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
最大待机电流0.035 A
最小待机电流3.14 V
最大压摆率0.33 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间6
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
x
x
IDT71V35761S
IDT71V35781S
IDT71V35761SA
IDT71V35781SA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761/781 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V35761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761/81 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5301 tbl 01
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
V
SS
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V35781.
1
©2003 Integrated Device Technology, Inc.
JUNE 2003
DSC-5301/03
External Medical and IT Power Supplies Meet Latest Energy Efficiency Standards
XP Power has announced the launch of the AEF and AFM series of external AC/DC power supply units. Designed for a wide range of IT and portable medical equipment, the units provide ......
安_然 模拟电子
模拟工程师电路设计指导手册--数据转换器
TI模拟工程师电路设计指导手册--数据转换器,模拟工程师电路设计指导手册:数据转换器--第二版, 模拟工程师电路设计指导手册:数据转换器可提供模数转换器(ADC)和数模转换器(DAC)子电路设计 ......
qwqwqw2088 模拟与混合信号
请教UCOS多任务堆栈的问题
请问是用内部RAM 32K的 LPC2136 。开5个任务。每个任务堆栈大小800字节。请问有问题吗...
jlinkv8 实时操作系统RTOS
大家有谁写过casio dt930手持机的中间层函数吗?
写过casio dt930手持机程序的朋友对日趋公司提供的rich_XXX 中间层函数了解多少? 我们公司以前开发casio dt930手持机程序都是用的这个日趋函数,但是因为不清楚其函数内部源码,现在公司要求自己 ......
simba_chen 嵌入式系统
关于广告贴的一些建议
正因为论坛好所以想要打擦边球的人多,想借助这个平台更好地推广,所以一方面也恰恰证明了咱们论坛办得好, 我逛过很多论坛,我想说说他们防止此类事件的方式: 1.从根源入手,在注册的时候就 ......
yaoyong 为我们提建议&公告
CxImage移植到WinCE导致的编译问题
我把CxImage移植到EVC4.0的时候,编译库没发现什么问题,但是链接到exe(exe是基于MFC的)的时候发现了如下的链接错误: ximapng.obj : error LNK2019: unresolved external symbol ___CxxLongjmpUn ......
jackylam 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 601  2303  2747  2642  18  8  4  32  17  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved