电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3558S200PFG

产品描述TQFP-100, Tray
产品类别存储   
文件大小615KB,共26页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

71V3558S200PFG在线购买

供应商 器件名称 价格 最低购买 库存  
71V3558S200PFG - - 点击查看 点击购买

71V3558S200PFG概述

TQFP-100, Tray

71V3558S200PFG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数100
制造商包装代码PKG100
Reach Compliance Codeunknown
ECCN代码3A991
最长访问时间3.2 ns
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.4 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
教你如何玩转真彩屏液晶---51单片机玩转真彩屏
51单片机玩转真彩屏 51单片机玩转真彩屏液晶,有完整的实验代码,更有实验效果的视频,值得你学习收藏 https://download.eeworld.com.cn/detail/tian6822255/9034 ...
tiankai001 下载中心专版
如何准确测试相位噪声
RF测试笔记是业界一线工程师们通过理论和实践相结合的方式介绍射频微波测试技术的专栏,主要涵盖噪声系数、数字调制、矢网、频谱分析、脉冲信号等内容。如有想看到的内容或技术问题,可以在文尾 ......
btty038 无线连接
green hills multi 5.0.5 国内有人知道吗
俺在网上看到这个软件非常有用,从其介绍看, 将使目前大家觉得很难搞定的嵌入式系统的软件编程变得 非常easy,俺不知道这个软件在哪里可以下载, 大家来讨论一下,该软件真的这么神奇吗...
minjiang DSP 与 ARM 处理器
接吻开锁
本帖最后由 brain发烧友 于 2015-7-8 18:38 编辑 不知道大伙有没有看到接吻开锁的这条新闻,有人知道这是什么原理吗?用的是什么传感器,一起讨论讨论。 附上链接 ......
brain发烧友 DIY/开源硬件专区
关于构建UCAN系统的想法,帮忙看看!
最近在做一种收据采集系统,想采集汽车CAN总线传送的数据,初步的构想是,使用51+SJA1000+FT232RL的系统来做,连接上位机记录、保存、绘制数据(曲线)。已经在万用版上搭建了一个原型,正在开 ......
homer76 单片机
Altium Designer 6.9画原理图 问题 大家帮忙看看。
我用 Altium Designer 6.9画了一个关于51单片机 最后规则检查时出现Signal PinSignalJ8_2 has no driver 错误 而且出现的很多错误都是这种类型的! 不知道怎么修改,请大家帮忙看看。...
ydz787 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1088  1699  1250  938  1887  22  35  26  19  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved