电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72285L10TF8

产品描述TQFP-64, Reel
产品类别存储   
文件大小843KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72285L10TF8在线购买

供应商 器件名称 价格 最低购买 库存  
72285L10TF8 - - 点击查看 点击购买

72285L10TF8概述

TQFP-64, Reel

72285L10TF8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明STQFP-64
针数64
制造商包装代码PP64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
其他特性RETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度10 mm
内存密度1179648 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.09 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SuperSync FIFO™
32,768 x 18
65,536 x 18
FEATURES:
IDT72275
IDT72285
OBSOLETE PARTS
Choose among the following memory organizations:
IDT72275 — 32,768 x 18
IDT72285 — 65,536 x 18
Pin-compatible with the IDT72255LA/72265LA SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WEN
R
T O
R F
A D
P E
E D
T N
S
E E
L M GN
O M SI
S
B O DE
O EC
R EW
T N
O
N
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
FLAG
LOGIC
WRITE POINTER
RAM ARRAY
32,768 x 18
65,536 x 18
The IDT72275/72285 are exceptionally deep, high speed, CMOS First-In-
First-Out (FIFO) memories with clocked read and write controls. These FIFOs
offer numerous improvements over previous SuperSync FIFOs, including the
following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
DESCRIPTION:
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4674 drw 01
1
AUGUST 2013
DSC-4674/6
新手如何学好J2ME
卓跃教育今天与您探讨,一个新手如何学好J2ME。 具备良好的java语言基础,千万不要你还没有学习过java语言就去马上拿J2ME的书看。这样不会有什么效果,相反的如果你有良好的java语言基础的话, ......
zhuoyue TI技术论坛
求教如何改变控件的布局和大小?
如题,小弟在一个模式的对话框上添加了一个日历控件和edit控件, 但是控件日历控件的过小,位置也不对, 在视图界面把日历控件拉大后,居然显示两个日历控件,每一个还是原来那么大。 edit控 ......
teikou 嵌入式系统
飞思卡尔推出3G手机射频子系统,使板空间缩小70%
飞思卡尔半导体日前推出第四代多模3G WCDMA/EDGE蜂窝射频子系统,使板空间缩小70%,从而为手机制造商提供设计自由度,使他们能够开发出外形小巧的新款3G手机。 据介绍,子系统通常需要100多个 ......
JasonYoo 无线连接
动力电源知识知多少?(2)
动力电源知识知多少?每天放5题大家来自我检验和学习下吧~ 1.一套设计完善的UPS并机冗余供电系统必须具备以下哪些功能?ABCD A.锁相同步调节功能 B.均流功能 C.选择性脱机“跳闸”功能 D ......
木犯001号 电源技术
好活动,大爱TI
好活动啊,我要参加...
putiandiao 微控制器 MCU
wince5.0系统,启动中死在这里FMD_GetBlockStatus::Logical block 0x4BF is marked as bad
wince5.0系统,启动中死在这里FMD_GetBlockStatus::Logical block 0x4BF is marked as bad 信息有: -OALTimerInit pDrvGlobalArea->bEboot == TRUE. Forcing Clean Object store +OEMPower ......
sjh008 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1003  2376  1448  45  1861  54  58  33  46  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved