电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

571FJC000991DGR

产品描述Programmable Oscillators VCXO; Diff/SE; I2C Prog; 10-1417 MHz
产品类别无源元件   
文件大小550KB,共37页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

571FJC000991DGR在线购买

供应商 器件名称 价格 最低购买 库存  
571FJC000991DGR - - 点击查看 点击购买

571FJC000991DGR概述

Programmable Oscillators VCXO; Diff/SE; I2C Prog; 10-1417 MHz

571FJC000991DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Programmable Oscillators
频率
Frequency
10 MHz to 1417.5 MHz
频率稳定性
Frequency Stability
20 PPM
负载电容
Load Capacitance
15 pF
工作电源电压
Operating Supply Voltage
2.5 V
电源电压-最小
Supply Voltage - Min
2.25 V
电源电压-最大
Supply Voltage - Max
2.75 V
Output FormatLVDS
端接类型
Termination Style
SMD/SMT
封装 / 箱体
Package / Case
5 mm x 7 mm
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
长度
Length
7 mm
宽度
Width
5 mm
高度
Height
1.65 mm
系列
Packaging
Box
电流额定值
Current Rating
99 mA
占空比 - 最大
Duty Cycle - Max
55 %
安装风格
Mounting Style
SMD/SMT

文档预览

下载PDF文档
Si 5 7 0 / S i 5 7 1
10 MH
Z TO
1.4 G H
Z
I
2
C P
ROGRAMMABLE
XO/VCXO
Features
Any programmable output
frequencies from 10 to 945 MHz and
select frequencies to 1.4 GHz
I
2
C serial interface
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available LVPECL, CMOS,
LVDS, and CML outputs
Industry-standard 5x7 mm
package
Pb-free/RoHS-compliant
1.8, 2.5, or 3.3 V supply
Si5602
Applications
Ordering Information:
SONET/SDH
xDSL
10 GbE LAN/WAN
ATE
High performance
instrumentation
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 32.
Pin Assignments:
See page 31.
(Top View)
SDA
7
NC
1
6
V
DD
Description
The Si570 XO/Si571 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to provide a low-jitter clock at any frequency. The Si570/Si571 are user-
programmable to any output frequency from 10 to 945 MHz and select frequencies
to 1400 MHz with <1 ppb resolution. The device is programmed via an I
2
C serial
interface. Unlike traditional XO/VCXOs where a different crystal is required for
each output frequency, the Si57x uses one fixed-frequency crystal and a DSPLL
clock synthesis IC to provide any-frequency operation. This IC-based approach
allows the crystal resonator to provide exceptional frequency stability and
reliability. In addition, DSPLL clock synthesis provides superior supply noise
rejection, simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems.
OE
2
5
CLK–
GND
3
8
SCL
4
CLK+
Functional Block Diagram
V
DD
CLK-
CLK+
Si570
SDA
7
OE
Fixed
Frequency
XO
10-1400 MHz
DSPLL Clock
Synthesis
V
C
1
6
V
DD
SDA
SCL
OE
2
5
CLK–
Si571 only
ADC
GND
3
8
SCL
4
CLK+
GND
V
C
Si571
Si570/Si571
Rev. 1.5 4/14
Copyright © 2014 by Silicon Laboratories
wince 下mfc变成如何改变常规定时器的优先级
小弟最近在用mfc编程。用常规定时器定时接收串口中的数据,但是当我点击界面中其它按钮的时候,接收到的串口数据有丢失现象。请问可不可以把常规定时器的优先级设高一些,让其它如鼠标消息的优 ......
xag1980 嵌入式系统
05.30【每日一问】break和return
while (( ptr_temp != ptr) && ptr_temp ){for ( i = 0; i < 9; i++ ){if ( ptr_temp->Card_nunmber != R_d_ram ) {break;}}if ( i > 8 ){return 0;}ptr_temp = ptr_temp->next;} ......
ddllxxrr 综合技术交流
关于一个单片机IO口输出的问题
小弟刚刚接触研发,还没入门,我在用单片机(stc89c58)的IO口驱动继电器时,想让单片机上电后就使IO口输出高电平,希望继电器有动作,结果就是没有动作。后来发现必须先置低IO口后再输出高电平 ......
cqr 单片机
nios中的编译器选项debug和release区别
请问nios中的编译器选项debug和release区别 谢谢 release能不能调试? 本帖最后由 tianma123 于 2012-3-15 10:11 编辑 ]...
tianma123 FPGA/CPLD
IAR430问题
IAR430中,不同的.c文件应该怎么相互包含...
风雨路 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1905  576  494  2300  2469  52  49  56  22  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved