电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5383B-D07502-GM

产品描述Clock Synthesizer / Jitter Cleaner 3-PLL Network Synchronizer with 1PPS In/Out
产品类别半导体    模拟混合信号IC   
文件大小918KB,共55页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5383B-D07502-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5383B-D07502-GM - - 点击查看 点击购买

SI5383B-D07502-GM概述

Clock Synthesizer / Jitter Cleaner 3-PLL Network Synchronizer with 1PPS In/Out

SI5383B-D07502-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
系列
Packaging
Tray

文档预览

下载PDF文档
Si5383/84 Rev D Data Sheet
Network Synchronizer Clocks Supporting 1 PPS to 750 MHz
Inputs
The Si5383/84 combines the industry’s smallest footprint and lowest power network syn-
chronizer clock with unmatched frequency synthesis flexibility and ultra-low jitter. The
Si5383/84 is ideally suited for wireless backhaul, IP radio, small and macro cell wireless
communications systems, and data center switches requiring both traditional and packet
based network synchronization.
The three independent DSPLLs are individually configurable as a SyncE PLL, IEEE 1588
DCO, or a general-purpose PLL for processor/FPGA clocking. The Si5383/84 can also
be used in legacy SETS systems needing Stratum 3/3E compliance. In addition, locking
to a 1 PPS input frequency is available on DSPLL D. The DCO mode provides precise
timing adjustment to 1 part per trillion (ppt). The unique design of the Si5383/84 allows
the device to accept a TCXO/OCXO reference with a wide frequency range, and the ref-
erence clock jitter does not degrade the output performance. The Si5383/84 is configura-
ble via a serial interface and programming the Si5383/84 is easy with ClockBuilder Pro
software. Factory pre-programmed devices are also available.
Applications
• Synchronous Ethernet (SyncE) ITU-T G.8262 EEC Option 1 & 2
• Telecom Grand Master Clock (T-GM) as defined by ITU-T G.8273.1
• Telecom Boundary Clock and Slave Clock (T-BC, T-TSC) as defined by ITU-T G.
8273.2
• IEEE 1588 (PTP) slave clock synchronization
• Stratum 3/3E, G.812, G.813, GR-1244, GR-253 network synchronization
• 1 Hz/1 PPS Clock Multiplier
XTAL
OCXO/
TCXO
XA REFb
OSC
REF
KEY FEATURES
• One or three independent DSPLLs in a
single monolithic IC supporting flexible
SyncE/IEEE 1588 and SETS architectures
• Input frequency range:
• External crystal: 25-54 MHz
• REF clock: 5-250 MHz
• Diff clock: 8 kHz - 750 MHz
• LVCMOS clock: 1 PPS, 8 kHz - 250
MHz
• Output frequency range:
• Differential: 1 PPS, 100 Hz - 718.5 MHz
• LVCMOS: 1 PPS, 100 Hz - 250 MHz
• Ultra-low jitter of less than 150 fs
XB
Si5383/84
IN4
IN3
DSPLL
D
Si5384
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
IN1
IN0
÷FRAC
÷FRAC
I
2
C
FLASH
Control/
Status
DSPLL A
DSPLL C
÷INT
silabs.com
| Building a more connected world.
Si5383
IN2
÷FRAC
Rev. 1.0
WINCE5.0 SQLCE 开发
最近要做一个WINCE5.0下的数据库管理系统, EVC4.0+SQL CE 3.0或VS2005+SQL CE 3.0 我以前用Delphi+SQL做过PC机上的管理系统,Delphi有数据库组件和SQL相连, CE 下的没做过,我已经把数据库 ......
lvliming 嵌入式系统
LED封装常见要素
1、LED引脚成形方法   1必需离胶体2毫米才能折弯支架。   2支架成形必须用夹具或由专业人员来完成。   3支架成形必须在焊接前完成。   4支架成形需保证引脚和间距与线路板上一致。    ......
探路者 LED专区
谁有PIC16F887 的EEPROM 读写程序 发个看看要C 语言的 万分感激
谁有PIC16F887 的EEPROM 读写程序 发个看看要C 语言的 万分感激...
wsy412571405 Microchip MCU
【OpenWRT】.3 Y1.dts分析
手上没有newifi mini的原理图,但是可以从设备树文件获得一些IO信息。 /dts-v1/; /include/ "Y1.dtsi" / { compatible = "lenovo,Y1", "ralink,mt7620a-soc"; model = "Lenovo Y1" ......
le062 Linux开发
430捕获口怎样设置
430捕获口怎样设置,不使用默认的接口,而使用另外的TA接口...
hytz845 微控制器 MCU
CCD图像采集解决方案
本帖最后由 paulhyde 于 2014-9-15 03:13 编辑 CCD图像采集解决方案,可以参考下~~ ...
xianghong123 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 939  149  2323  2592  1733  17  28  25  59  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved