电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5340A-D06343-GM

产品描述Clock Generators & Support Products Ultra Low-Jitter, 4-Output, Any Frequency (<1028MHz), Any Output, Clock Generator
产品类别半导体    模拟混合信号IC   
文件大小5MB,共53页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5340A-D06343-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5340A-D06343-GM - - 点击查看 点击购买

SI5340A-D06343-GM概述

Clock Generators & Support Products Ultra Low-Jitter, 4-Output, Any Frequency (<1028MHz), Any Output, Clock Generator

SI5340A-D06343-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products

文档预览

下载PDF文档
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
旧手机的新用法(5)- 安装可道云
前面做了那么多准备,就是为了在手机上运行可道云作为随身服务器。首先简单介绍一下可道云,可道云可以说是最简单的私有云,即使没有任何经验也能使用,不需要特别知识技能就能安装和维护,对于 ......
dcexpert DIY/开源硬件专区
stvd新建工程编译之前出现的错误提示
出现这种提示大概什么原因? ...
Mavine stm32/stm8
MDK STM32启动文件的详细分析(_main,map详细分析)
启动文件是用汇编写的,所以先花了点时间去看汇编指令,然后 根据cortex—M3等的手册去看这个启动文件,彻底了解了在main 函数之前MDK帮我们做了什么。熟悉启动文件,有助于加深对cortex-M3内 ......
dwiller stm32/stm8
关于28035中的ADC采样问题
请教前辈们一个问题,我在进行交流输入电压\电流采样的时候,需要进行3.3V的上拉、 在程序中进行标幺化的时候,相比输出直流这种信号,有哪些不同呢??比如上拉之后0V对应1.65V,3.0对应3.15。 ......
来事莫徘徊ds 微控制器 MCU
最近刚买了一块GPS模块,但是老是读不到信号。放在空旷的地方也是。为什么?
最近刚买了一块GPS模块与单片机连接。启动了老是读不到信号。放在空旷的地方也是。为什么?昨天碰巧还能接收到信号,今天就不行了...
zwj084 单片机
xilinx RAM Block "ENA" 问题?
请问 xilinx RAM Block ENA 是否有抑制输出? 官方英文资料写是只有抑制输入,但是data 时序却是"0"输出?...
keyway FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2883  376  2163  180  1175  59  8  44  4  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved