电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AB000476DG

产品描述Standard Clock Oscillators Dual Frequency XO, OE Pin 2
产品类别无源元件   
文件大小338KB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

532AB000476DG在线购买

供应商 器件名称 价格 最低购买 库存  
532AB000476DG - - 点击查看 点击购买

532AB000476DG概述

Standard Clock Oscillators Dual Frequency XO, OE Pin 2

532AB000476DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
系列
Packaging
Tray

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(XO )
(10 M H
Z TO
1.4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
FS
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
(LVDS/LVPECL/CML)
FS
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
OE
2
5
NC
GND
3
4
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.31 4/16
Copyright © 2016 by Silicon Laboratories
Si532
【FPGA技术】偏移约束以及图示
偏移约束指数据和时钟之间的约束,偏移约束规定了外部时钟和数据输入输出引脚之间的时序关系,只用于与PAD相连的信号,不能用于内部信号。 49484...
eeleader FPGA/CPLD
关于中断定时
比如说一个系统中,有键盘扫描,LED动态显示,系统中有中断,当如何设置中断时间常数,使其不至于干扰显示,也就是在显示时,不要产生中断,否则显示好象有问题。我觉得显示程序的调用有点难, ......
dlw123 嵌入式系统
原创:7段数码管管脚顺序及译码驱动集成电路74LS47,48
7段数码管管脚顺序及译码驱动集成电路74LS47,48   这里介绍一下7段数码管见下图 7段数码管又分共阴和共阳两种显示方式。如果把7段数码管的每一段都等效成发光二极管的正负两个 ......
weigaole 模拟电子
常用AD/DA芯片介绍
本帖最后由 paulhyde 于 2014-9-15 03:22 编辑 目前常用AD/DA芯片简介目前生产AD/DA的主要厂家有ADI、TI、BB、PHILIP、MOTOROLA等,武汉力源公司拥有多年从事电子产品的经验和雄厚的技术力量 ......
paulhyde 电子竞赛
我的得分
来凑个热闹!!...
SY1103333 分立器件
TI CC254X 主从一体DEMO
求助大家,需要TI官方的CC254X主从一体的DEMO。在TI的官网没有找到,求路过的大神给一个连接就行。 ...
ma_yunfei 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 199  1397  2702  1364  2830  39  45  6  32  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved