电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338N-B06154-GM

产品描述Clock Generators & Support Products I2C Control, 4-Output, Any Frequency(<710MHz), Any Output, Clock Generator (2 Diff, 2 SE)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5338N-B06154-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338N-B06154-GM - - 点击查看 点击购买

SI5338N-B06154-GM概述

Clock Generators & Support Products I2C Control, 4-Output, Any Frequency(<710MHz), Any Output, Clock Generator (2 Diff, 2 SE)

SI5338N-B06154-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Programmable Clock Generators
Maximum Input Frequency710 MHz
Max Output Freq710 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Tray
输出类型
Output Type
LVDS, LVPECL
产品
Product
Clock Generators
Jitter9 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
好吧,问题总算是有个结果了
感谢两位版主和其他热心朋友 困惑了我几天的 eCAP 和 ePWM 中断问题今天算是结束了 原因可能性有2个,芯片坏了或是 TI 的例程有问题 我把所有 TI 提供的 eCAP 和 ePWM 代码都试了一遍,最后 ......
carnationtea 微控制器 MCU
M3的汇编指令格式问题
最近想在IAR环境下使用嵌入汇编,发现同一条指令可以下面三种格式,不知区别如何? __asm(" ror r0, r0, r1 "); __asm(" ror.w r0, r0,r1 "); __asm(" rors r0, r0,r1 " ......
yygy stm32/stm8
用于点阵像素艺术的LED矩阵显示器
504559 建立自己的像素艺术显示器,查看您喜欢的复古、低分辨率的图像!使用64x32像素RGB LED矩阵显示器,可以创建自己的像素图,也可以在网上搜寻喜欢的图片。 该项目使用Matrix Porta ......
dcexpert MicroPython开源版块
[ADI小型指南]奈奎斯特准则
奈奎斯特准则对数据采样系统设计有何意义 只是快速阅读Harry Nyquist于1924年发表的《贝尔系统技术杂志》经典文章(参考文献1),并不足以了解以其名字命名的该项准则的真正意义。当时,Nyquist ......
chen8710 ADI 工业技术
请教关于FX2NPLC与触摸屏连接的问题
各位好:我现在在用FX2N-16MR的PLC与触摸屏连接,采用SC-09串口编程线连接。我想问一下我使用串口编程线SC-09 是不是直接将圆头插入PLC的编程口,将另一端插入主机的串口就行啊,也就是说他们之 ......
zy7786879 嵌入式系统
【Cadence小技巧学习】 第5帖 分区域设置规则
【Cadence小技巧学习】第5帖 分区域设置规则首先说明公司用cadence,刚毕业没几个月,刚刚捣鼓这个软件,所以说的不一定正确。 我的初衷是希望自己摸索的每一个点滴都共享给大家,希望后来者能够 ......
常见泽1 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1695  2383  1517  2050  1304  26  13  43  41  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved