电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B04018-GMR

产品描述Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Ref Input)
产品类别半导体    模拟混合信号IC   
文件大小1MB,共47页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5335D-B04018-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B04018-GMR - - 点击查看 点击购买

SI5335D-B04018-GMR概述

Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Ref Input)

SI5335D-B04018-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Clock Generators
Maximum Input Frequency200 MHz
Max Output Freq200 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Box
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks
Jitter1 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
【晒经典】循迹小车
本帖最后由 dontium 于 2015-1-23 13:27 编辑 【转】 69446 69447 ...
常见泽1 模拟与混合信号
跪求大虾:什么是向eeprom写数据时的backup/recovery机制(急!!!!!!在线等)
刚接触单片机开发,请教向eeprom写数据时的backup/recovery机制,今天编程的时候遇到一个问题是这样的,经理要求写一个函数: byte_assign(unsigned char* pbDest,unsigned char bVlue) { ...... ......
ahaoahao 嵌入式系统
准备考研,大家给我个注意,是去中山大学好还是去华南理工好?
我想学嵌入式,其他也可以,以大家的经验,哪个学校出来好找工作点?家人还等着我拿钱回家养家糊口 ...
sibyl 嵌入式系统
CCS不能选择具体的MSP430型号有关系嘛?
为什么我的ccs V5.1装完之后只能选择通用的器件这一种?而不能选择MSP430的具体型号的? 87872 跟视频教程中的不一样,跟后续的调试下载有关系嘛? 87871 本帖最后由 open82977352 ......
open82977352 微控制器 MCU
南芯SC8905 评估板免费测评,支持充放电双向操作
上海南芯作为中国电源界的一颗新星,推出了中国首颗全系列升降压电池电源解决方案,在该领域与凌特、TI等老牌大厂同台竞技,成为中国芯的骄傲。目前南芯的芯片已经顺利进入华为、小米、海翼和欣 ......
okhxyyo 国产芯片交流
数字功放tpa3251图中的电容电阻(红圈中的)很奇怪,是起什么作用的?
tpa3251手册中的电路图,谁能给解释一下画圈中的电容电阻的作用?是提高解析度的吗?功放芯片耦合电容输入之前是5532的反相放大电路我没有画 228577 ...
zhangyang 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1992  1661  2443  1564  2343  8  4  53  24  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved