电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595AE192M000DGR

产品描述VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-810 MHz
产品类别无源元件   
文件大小288KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

595AE192M000DGR在线购买

供应商 器件名称 价格 最低购买 库存  
595AE192M000DGR - - 点击查看 点击购买

595AE192M000DGR概述

VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-810 MHz

595AE192M000DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
R
EVISION
D
Si595
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 8.
Pin Assignments:
See page 7.
(Top View)
V
C
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.3 12/17
Copyright © 2017 by Silicon Laboratories
Si595
哪个帮我下,,我帖子在下面
哪个帮我下,,我帖子在下面哪个帮我下,,我帖子在下面...
pyy1980 单片机
新人,情前辈赐教
在pc上安装evc4.o时,解压安装evc4sp4时,出现:eMbedded Visual C++ 4.0 is not installed and is required to continue ,刚接触这个就碰壁了。呵呵,求大虾给解。...
icai 嵌入式系统
fpga经验谈
fpga经验谈53021...
qlc111 FPGA/CPLD
转让基于PDA或智能手机无线点菜系统源代码
有偿转让,有意者请联系:cxws2008@163.com...
gtt 嵌入式系统
五一嵌入式培训9折优惠!—华清远见
北京华清远见是一家以嵌入式技术培训为核心业务的高新技术企业。作为嵌入式培训领域的专家,华清远见嵌入式培训中心一直致力于嵌入式技术的宣传与推广。通过公司的培训业务平台,华清远见曾为国 ......
272464817 嵌入式系统
2013陕西赛区参赛手册
本帖最后由 paulhyde 于 2014-9-15 03:22 编辑 参赛手册出来了 ...
卫莱 电子竞赛

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1238  1073  514  1130  1050  6  9  3  31  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved