电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72275L15PF

产品描述32K X 18 OTHER FIFO, 6.5 ns, PQFP64
产品类别存储   
文件大小227KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT72275L15PF概述

32K X 18 OTHER FIFO, 6.5 ns, PQFP64

IDT72275L15PF规格参数

参数名称属性值
功能数量1
端子数量64
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
最大存取时间6.5 ns
加工封装描述塑料, TQFP-64
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, 低 PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.8000 mm
端子涂层锡 铅
端子位置
包装材料塑料/环氧树脂
温度等级COMMERCIAL
内存宽度18
组织32K × 18
存储密度589824 deg
操作模式同步
位数32768 words
位数32K
周期10 ns
输出使能Yes
内存IC类型其他先进先出

文档预览

下载PDF文档
CMOS SUPERSYNC FIFO™
32,768 x 18
65,536 x 18
Integrated Device Technology, Inc.
PRELIMINARY
IDT72275
IDT72285
FEATURES:
• Choose among the following memory organizations:
IDT72275
32,768 x 18
IDT72285
65,536 x 18
• Pin-compatible with the IDT72255LA/72265LA SuperSync
FIFOs
• 10ns read/write cycle time (6.5ns access time)
• Fixed, low first word data latency time
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable
settings
• Retransmit operation with fixed, low first word data
latency time
• Empty, Full and Half-Full flags signal FIFO status
• Programmable Almost-Empty and Almost-Full flags, each
flag can default to one of two preselected offsets
• Program partial flags by either serial or parallel means
• Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
• Output enable puts data outputs into high impedance state
• Easily expandable in depth and width
• Independent Read and Write Clocks (permit reading and
writing simultaneously)
• Available in the 64-pin Thin Quad Flat Pack (TQFP) and the
64-pin Slim Thin Quad Flat Pack (STQFP)
• High-performance submicron CMOS technology
DESCRIPTION:
The IDT72275/72285 are exceptionally deep, high speed,
CMOS First-In-First-Out (FIFO) memories with clocked read
and write controls. These FIFOs offer numerous improve-
ments over previous SuperSync FIFOs, including the following:
• The limitation of the frequency of one clock input with
respect to the other has been removed. The Frequency
Select pin (FS) has been removed, thus it is no longer
necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed
and short.
• The first word data latency period, from the time the first
word is written to an empty FIFO to the time it can be read,
is now fixed and short. (The variable clock cycle counting
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
-D
17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
32,768 x 18
65,536 x 18
FLAG
LOGIC
FWFT/SI
READ POINTER
WRITE POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
RESET
LOGIC
RCLK
Q
0
-Q
17
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
4674 drw 01
COMMERCIAL TEMPERATURE RANGE
©1998 Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
SEPTEMBER 1998
DSC-4674/-
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1465  1574  36  2376  41  30  32  1  48  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved