电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5341B-B04274-GMR

产品描述Clock Generators & Support Products Ultra Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Clock Generator
产品类别半导体    模拟混合信号IC   
文件大小5MB,共53页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5341B-B04274-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5341B-B04274-GMR - - 点击查看 点击购买

SI5341B-B04274-GMR概述

Clock Generators & Support Products Ultra Low-Jitter, 10-Output, Any Frequency (<350MHz), Any Output, Clock Generator

SI5341B-B04274-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
系列
Packaging
Box

文档预览

下载PDF文档
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
【新版CH554评测-DIY】4.带LCD触摸LED灯
前段时间有点忙评测耽搁了,本次内容实现带LCD液晶显示的触摸调光灯 在上一贴的基础上,加上液晶显示(使用Nokia5110 LCD点阵液晶模块-无字库) 使用字符显示; 开关效果 355016 355017 ......
zhang7309 单片机
【串口服务器rs485通信经验教程】存储型网关工作模式
首先需要明白的是串口的通讯速率是远低于网口,主机在请求RTU设备通常只处理几个寄存器,“存储型网关”就是应用于这种工作环境。 “存储型网关”对主机请求的读取指令 ......
成都亿佰特 测试/测量
Verilog_inout_双向口使用和仿真
54065...
ming1005 FPGA/CPLD
[DIY]再造二十四小时的感动【古典版II】 自制QS18-12辉光电子钟 附百图
前几天刚刚完成QS30-1管的辉光钟,有不少朋友在向我讨教如何制作。说实话,就个人而言,我更喜欢QS18-12辉光管。 QS30-1的辉光管制作贴在这里:https://bbs.eeworld.com.cn/thread-219244-1-1 ......
yanzeyuan DIY/开源硬件专区
关于BIB文件中RAMIMAGE类型的问题
MSDN中在关于BIB文件的MEMORY Section部分中提到RAMIMAGE类型时说: Specifies that the region should be treated like RAM. The memory addresses in this entry can physically correspond ......
lifewing 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1198  1162  783  659  1927  49  41  25  11  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved