电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534MB000306DGR

产品描述Standard Clock Oscillators Quad Frequency XO, OE Pin 2
产品类别无源元件   
文件大小1MB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

534MB000306DGR在线购买

供应商 器件名称 价格 最低购买 库存  
534MB000306DGR - - 点击查看 点击购买

534MB000306DGR概述

Standard Clock Oscillators Quad Frequency XO, OE Pin 2

534MB000306DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
Si534
R
EVISION
D
Q
UAD
F
R E Q U E N C Y
C
RYSTAL
O
S C I L L A T O R
(XO)
(10 M H
Z TO
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
®
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC-based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
FS[1]
7
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
8
FS[0]
4
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
OE
2
5
NC
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
GND
FS[0]
3
8
FS[0]
4
CLK
(CMOS)
OE
GND
Rev. 1.3 4/13
Copyright © 2013 by Silicon Laboratories
Si534
[平头哥RVB2601创意应用开发]体验分享四:ADC 多通道测试+LVGL显示
# 欢迎使用Markdown编辑器 ## 合集 ###1. 体验分享一:开箱、环境搭建、输出helloworld](https://bbs.eeworld.com.cn/thread-1197148-1-1.html) ###2. 体验分享二:多种方式点灯,组件 ......
wo4fisher 玄铁RISC-V活动专区
如何区分电平的高低?
以3.3V的工作电压为例,电压在什么范围内,我们认为它是输出低电平?什么范围内输出是高电平?请高手指点,谢谢!...
phlelp 嵌入式系统
【MicroPython】main.py文件损坏怎么办
刚才还好好的,现在突然就出现了main.py文件损坏的提示,超级终端是可以用的,就是无法编辑main.py文件,我需要重新烧固件吗?? 236648 ...
xinmeng_wit MicroPython开源版块
Doulos ASIC Design and FPGA Design VHDL源代码
32090...
FPGA小牛 FPGA/CPLD
请问如何使用snmp给一个表添加、修改记录?
现设计一个表test,有字段 aindex(int类型,索引列,只读不可写),b,c,evl(status类型,可读写),现在通过snmpset命令进行添加记录(可有其它命令代替?),按照我的理解,先给evl(按列顺序 ......
xulei1008 嵌入式系统
大家谁有郭天祥的msp430的教程啊?
大家谁有郭天祥的msp430的教程啊?视频的,小弟现在正在学,可在网上找到的根本下不下来啊,谁有啊,能给我传来吗?不胜感激啊...
wjy1011 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1244  2601  383  394  2466  40  41  28  59  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved