电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT25C128Y20-1.8T2

产品描述64K 8K x 8 Battery-Voltage CMOS E2PROM
产品类别配件   
文件大小442KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 全文预览

CAT25C128Y20-1.8T2概述

64K 8K x 8 Battery-Voltage CMOS E2PROM

文档预览

下载PDF文档
CAT25C128/256
CAT25C128/256
128K/256K-Bit SPI Serial CMOS EEPROM
FEATURES
I
5 MHz SPI Compatible
I
1.8 to 5.5 Volt Operation
I
Hardware and Software Protection
I
Low Power CMOS Technology
I
SPI Modes (0,0 &1,1)
I
Industrial and Automotive
I
Self-Timed Write Cycle
I
64-Byte Page Write Buffer
I
Block Write Protection
– Protect 1/4, 1/2 or all of EEPROM Array
I
100,000 Program/Erase Cycles
I
100 Year Data Retention
I
RoHS-compliant packages
Temperature Ranges
DESCRIPTION
The CAT25C128/256 is a 128K/256K-Bit SPI Serial
CMOS EEPROM internally organized as 16Kx8/32Kx8
bits. Catalyst’s advanced CMOS Technology
substantially reduces device power requirements. The
CAT25C128/256 features a 64-byte page write buffer.
The device operates via the SPI bus serial interface
and is enabled through a Chip Select (CS). In addition
to the Chip Select, the clock input (SCK), data in (SI)
and data out (SO) are required to access the device.
The
HOLD
pin may be used to suspend any serial
communication without resetting the serial sequence.
The CAT25C128/256 is designed with software and
hardware write protection features including Block Lock
protection. The device is available in 8-pin DIP, 8-pin
SOIC, 14-pin TSSOP and 20-pin TSSOP packages.
PIN CONFIGURATION
SOIC Package
(V**, X)
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
BLOCK DIAGRAM
1
2
3
4
5
6
7
14
13
12
11
10
9
8
TSSOP Package (Y14)**
CS
SO
NC
NC
NC
WP
VSS
V CC
HOLD
NC
NC
NC
SCK
SI
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
DIP Package (L)
CS
SO
WP
SS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
TSSOP Package (Y20)**
NC
CS
SO
SO
NC
NC
WP
VSS
NC
NC
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
**CAT25C128 only.
NC
V CC
HOLD
HOLD
NC
NC
SCK
SI
NC
NC
SO
SI
CS
WP
HOLD
SCK
I/O
CONTROL
SPI
CONTROL
LOGIC
BLOCK
PROTECT
LOGIC
CONTROL LOGIC
XDEC
EE PROM
ARRAY
PIN FUNCTIONS
Pin Name
SO
SCK
WP
V
CC
V
SS
CS
SI
HOLD
NC
Function
Serial data Output
Serial Clock
Write Protect
Power Supply
Ground
Chip Select
Serial Data Input
Suspends Serial Input
No Connect
DATA IN
STORAGE
HIGH VOLTAGE/
TIMING CONTROL
STATUS
REGISTER
For Ordering Information details, see page 11.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Document No. 1018, Rev. I
TI 6月嵌入式主题月直播,场场精彩,好运连连
活动详情>>第二波TI 嵌入式处理主题直播精彩来袭 还记得4月的TI嵌入式处理器主题月的直播吗?反响很不错,应广大工程师朋友的要求,TI将举办第二波的嵌入式处理主题月直播,这次的主题月直播 ......
EEWORLD社区 TI技术论坛
新手求助,前端变压器接出,经整流桥或其他电路,输出直流正负375V.如何实现?
RT,现在在制作一个功率传输模块,模块输出需要做成正负375V的形式,可以分别单独输出+375V和-375V,也可以合起来作为750V的端口使用。前端由高频变压器接出,变压器输出电压可调,为高频交流量 ......
jnsun007 电源技术
12导联ECG参考设计
>>12导联ECG参考设计 http://v.youku.com/v_show/id_XNzkyODQ0NDg4.html ...
雨中 ADI 工业技术
430与PC串口通信
求教如何将MSP430F149通过 usb转串口 与PC 连接...
123xt 微控制器 MCU
FPGA DSP 通信,用EMIF接口
请问有人做过FPGA与DSP通信吗?用EMIF接口,在FPGA上我用的是内部fifo,那些fifo的接口与DSP的引脚该怎么连呀?我现在的结果是感觉接受不同步...
wangyaoli FPGA/CPLD
几本经典FPGA验证书籍
SystemVerilog是一种硬件描述和验证语言(HDVL),它基于IEEE1364-2001 Verilog硬件描述语言(HDL),并对其进行了扩展,包括扩充了C语言数据类型、结构、压缩和非压缩数组、 接口、断言等等, ......
arui1999 下载中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2736  2656  1499  441  2103  27  46  14  23  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved