电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT25C128Y20T3

产品描述64K 8K x 8 Battery-Voltage CMOS E2PROM
产品类别配件   
文件大小442KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 全文预览

CAT25C128Y20T3概述

64K 8K x 8 Battery-Voltage CMOS E2PROM

文档预览

下载PDF文档
CAT25C128/256
CAT25C128/256
128K/256K-Bit SPI Serial CMOS EEPROM
FEATURES
I
5 MHz SPI Compatible
I
1.8 to 5.5 Volt Operation
I
Hardware and Software Protection
I
Low Power CMOS Technology
I
SPI Modes (0,0 &1,1)
I
Industrial and Automotive
I
Self-Timed Write Cycle
I
64-Byte Page Write Buffer
I
Block Write Protection
– Protect 1/4, 1/2 or all of EEPROM Array
I
100,000 Program/Erase Cycles
I
100 Year Data Retention
I
RoHS-compliant packages
Temperature Ranges
DESCRIPTION
The CAT25C128/256 is a 128K/256K-Bit SPI Serial
CMOS EEPROM internally organized as 16Kx8/32Kx8
bits. Catalyst’s advanced CMOS Technology
substantially reduces device power requirements. The
CAT25C128/256 features a 64-byte page write buffer.
The device operates via the SPI bus serial interface
and is enabled through a Chip Select (CS). In addition
to the Chip Select, the clock input (SCK), data in (SI)
and data out (SO) are required to access the device.
The
HOLD
pin may be used to suspend any serial
communication without resetting the serial sequence.
The CAT25C128/256 is designed with software and
hardware write protection features including Block Lock
protection. The device is available in 8-pin DIP, 8-pin
SOIC, 14-pin TSSOP and 20-pin TSSOP packages.
PIN CONFIGURATION
SOIC Package
(V**, X)
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
BLOCK DIAGRAM
1
2
3
4
5
6
7
14
13
12
11
10
9
8
TSSOP Package (Y14)**
CS
SO
NC
NC
NC
WP
VSS
V CC
HOLD
NC
NC
NC
SCK
SI
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
DIP Package (L)
CS
SO
WP
SS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
TSSOP Package (Y20)**
NC
CS
SO
SO
NC
NC
WP
VSS
NC
NC
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
**CAT25C128 only.
NC
V CC
HOLD
HOLD
NC
NC
SCK
SI
NC
NC
SO
SI
CS
WP
HOLD
SCK
I/O
CONTROL
SPI
CONTROL
LOGIC
BLOCK
PROTECT
LOGIC
CONTROL LOGIC
XDEC
EE PROM
ARRAY
PIN FUNCTIONS
Pin Name
SO
SCK
WP
V
CC
V
SS
CS
SI
HOLD
NC
Function
Serial data Output
Serial Clock
Write Protect
Power Supply
Ground
Chip Select
Serial Data Input
Suspends Serial Input
No Connect
DATA IN
STORAGE
HIGH VOLTAGE/
TIMING CONTROL
STATUS
REGISTER
For Ordering Information details, see page 11.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Document No. 1018, Rev. I
1602
1602的显示程序,为什么我的第一行没有显现,而第二行正常呢? #include #define uint unsigned int #define uchar unsigned char sbit wei=P2^7; sbit duan=P2^6; sbit rs=P3^5; sbit lede ......
zhaoyaospring 单片机
Protel版本历史
Protel版本历史 让大家了解的更全面 对Protel有新的认识...
tl1983535 PCB设计
WinCE6.0 和 Wince5.0 差别很大,请介绍一下WinCE6.0 (包括: 目录结构....)
WinCE6.0 和 Wince5.0 差别很大,请介绍一下WinCE6.0 (包括: 目录结构....)...
lisheng053758 嵌入式系统
关于DS-5调试裸板FPGA的问题
按照DE1-SOC的培训教材的7.4节点亮 FPGA LED,总共要经历下面几个步骤:  alt_fpga_control_enable() ,允许 HPS 控制 FPGA;  alt_fpga_cfg_mode_get() ,检测 MSEL 配置 ......
guorui200901 FPGA/CPLD
VHDL分频
我的晶振是50M的,用PLL分过后也还有10M,我现在要做时钟,即得到1HZ的信号 ,那个难呀,写了几个PROCESS,分了三次,才得到了不太标准的1HZ信号,有没有朋友知道怎么分才能得到标准的1HZ信号呢 ......
wenhuawu FPGA/CPLD
[安信可ESP32-Audio-Kit音频开发板] - 4: 在 Ubuntu 20.04 上运行“esp-adf”build
本帖最后由 MianQi 于 2021-10-7 21:51 编辑 注意事项和设置环节有: 1、下载-解压“esp-idf-v4.2.2.zip” (https://github.com/espressif/esp-idf/releases/tag/v4.2.2) ......
MianQi 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1038  1287  2450  352  2341  51  5  56  1  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved