电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F001LA-12TT

产品描述x8 Flash EEPROM
产品类别存储    存储   
文件大小456KB,共18页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准
下载文档 详细参数 全文预览

CAT28F001LA-12TT概述

x8 Flash EEPROM

CAT28F001LA-12TT规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Catalyst
包装说明DIP, DIP32,.6
Reach Compliance Codeunknow
最长访问时间120 ns
启动块TOP
命令用户界面YES
数据轮询NO
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PDIP-T32
内存密度1048576 bi
内存集成电路类型FLASH
内存宽度8
部门数/规模1,2,1
端子数量32
字数131072 words
字数代码128000
最高工作温度105 °C
最低工作温度-40 °C
组织128KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP32,.6
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
部门规模8K,4K,112K
最大待机电流0.000001 A
最大压摆率0.03 mA
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
切换位NO
类型NOR TYPE

文档预览

下载PDF文档
CAT28F001
1 Megabit CMOS Boot Block Flash Memory
FEATURES
I
Fast Read Access Time: 90/120 ns
I
On-Chip Address and Data Latches
I
Blocked Architecture
Licensed Intel
second source
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
I
Deep Powerdown Mode
I
I
I
I
I
— One 8 KB Boot Block w/ Lock Out
• Top or Bottom Locations
— Two 4 KB Parameter Blocks
— One 112 KB Main Block
Low Power CMOS Operation
12.0V
±
5% Programming and Erase Voltage
Automated Program & Erase Algorithms
High Speed Programming
Commercial, Industrial and Automotive
Temperature Ranges
I
I
I
I
I
I
— 0.05
µ
A I
CC
Typical
— 0.8
µ
A I
PP
Typical
Hardware Data Protection
Electronic Signature
100,000 Program/Erase Cycles and 10 Year
Data Retention
JEDEC Standard Pinouts:
— 32 pin DIP
— 32 pin PLCC
— 32 pin TSOP
Reset/Deep Power Down Mode
"Green" Package Options Available
DESCRIPTION
The CAT28F001 is a high speed 128K X 8 bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after sale
code updates.
The CAT28F001 has a blocked architecture with one 8
KB Boot Block, two 4 KB Parameter Blocks and one 112
KB Main Block. The Boot Block section can be at the top
or bottom of the memory map and includes a reprogram-
ming write lock out feature to guarantee data integrity. It
is designed to contain secure code which will bring up
the system minimally and download code to other loca-
tions of CAT28F001.
The CAT28F001 is designed with a signature mode
which allows the user to identify the IC manufacturer and
device type. The CAT28F001 is also designed with on-
Chip Address Latches, Data Latches, Programming and
Erase Algorithms.
The CAT28F001 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, PLCC or TSOP packages.
BLOCK DIAGRAM
I/O0–I/O7
ADDRESS
COUNTER
I/O BUFFERS
WRITE STATE
MACHINE
RP
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
ERASE VOLTAGE
SWITCH
STATUS
REGISTER
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
8K-BYTE BOOT BLOCK
4K-BYTE PARAMETER BLOCK
4K-BYTE PARAMETER BLOCK
112K-BYTE MAIN BLOCK
A0–A16
VOLTAGE VERIFY
SWITCH
X-DECODER
COMPARATOR
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1078, Rev. I

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1522  1704  1834  449  1685  31  35  37  10  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved